Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T18,T50,T51 |
| 1 | 0 | Covered | T18,T50,T51 |
| 1 | 1 | Covered | T18,T50,T51 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T18,T50,T51 |
| 1 | 0 | Covered | T18,T50,T51 |
| 1 | 1 | Covered | T18,T50,T51 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9847 |
0 |
0 |
| T18 |
3373 |
4 |
0 |
0 |
| T49 |
670 |
0 |
0 |
0 |
| T50 |
0 |
4 |
0 |
0 |
| T52 |
0 |
4 |
0 |
0 |
| T55 |
38501 |
7 |
0 |
0 |
| T56 |
0 |
6 |
0 |
0 |
| T57 |
0 |
5 |
0 |
0 |
| T58 |
0 |
1 |
0 |
0 |
| T105 |
0 |
2 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
725 |
0 |
0 |
0 |
| T108 |
536 |
0 |
0 |
0 |
| T109 |
886 |
0 |
0 |
0 |
| T110 |
1004 |
0 |
0 |
0 |
| T111 |
1027 |
0 |
0 |
0 |
| T112 |
724 |
0 |
0 |
0 |
| T113 |
439 |
0 |
0 |
0 |
| T114 |
294 |
0 |
0 |
0 |
| T151 |
82221 |
10 |
0 |
0 |
| T152 |
0 |
55 |
0 |
0 |
| T153 |
0 |
10 |
0 |
0 |
| T253 |
47892 |
0 |
0 |
0 |
| T254 |
33573 |
0 |
0 |
0 |
| T255 |
27689 |
0 |
0 |
0 |
| T256 |
200938 |
0 |
0 |
0 |
| T257 |
18121 |
0 |
0 |
0 |
| T258 |
150680 |
0 |
0 |
0 |
| T259 |
31463 |
0 |
0 |
0 |
| T346 |
0 |
28 |
0 |
0 |
| T347 |
0 |
25 |
0 |
0 |
| T348 |
0 |
5 |
0 |
0 |
| T349 |
0 |
5 |
0 |
0 |
| T374 |
0 |
2 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
6 |
0 |
0 |
| T377 |
0 |
43 |
0 |
0 |
| T378 |
0 |
4 |
0 |
0 |
| T379 |
66346 |
0 |
0 |
0 |
| T380 |
91886 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9858 |
0 |
0 |
| T18 |
160531 |
4 |
0 |
0 |
| T49 |
52566 |
0 |
0 |
0 |
| T50 |
0 |
4 |
0 |
0 |
| T52 |
0 |
4 |
0 |
0 |
| T55 |
38501 |
8 |
0 |
0 |
| T56 |
0 |
7 |
0 |
0 |
| T57 |
0 |
6 |
0 |
0 |
| T58 |
0 |
1 |
0 |
0 |
| T105 |
0 |
2 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
41482 |
0 |
0 |
0 |
| T108 |
24994 |
0 |
0 |
0 |
| T109 |
67487 |
0 |
0 |
0 |
| T110 |
100260 |
0 |
0 |
0 |
| T111 |
68271 |
0 |
0 |
0 |
| T112 |
58878 |
0 |
0 |
0 |
| T113 |
23471 |
0 |
0 |
0 |
| T114 |
11067 |
0 |
0 |
0 |
| T151 |
925 |
10 |
0 |
0 |
| T152 |
0 |
55 |
0 |
0 |
| T153 |
0 |
10 |
0 |
0 |
| T253 |
47892 |
0 |
0 |
0 |
| T254 |
33573 |
0 |
0 |
0 |
| T255 |
27689 |
0 |
0 |
0 |
| T256 |
200938 |
0 |
0 |
0 |
| T257 |
18121 |
0 |
0 |
0 |
| T258 |
150680 |
0 |
0 |
0 |
| T259 |
31463 |
0 |
0 |
0 |
| T346 |
0 |
28 |
0 |
0 |
| T347 |
0 |
26 |
0 |
0 |
| T348 |
0 |
5 |
0 |
0 |
| T349 |
0 |
5 |
0 |
0 |
| T374 |
0 |
2 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
6 |
0 |
0 |
| T377 |
0 |
43 |
0 |
0 |
| T378 |
0 |
4 |
0 |
0 |
| T379 |
66346 |
0 |
0 |
0 |
| T380 |
91886 |
0 |
0 |
0 |