Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T55,T56,T57 |
1 | 0 | Covered | T55,T56,T57 |
1 | 1 | Covered | T55,T56,T57 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T55,T56,T57 |
1 | 0 | Covered | T55,T56,T57 |
1 | 1 | Covered | T55,T56,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
225 |
0 |
0 |
T55 |
668 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
13 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T253 |
694 |
0 |
0 |
0 |
T254 |
633 |
0 |
0 |
0 |
T255 |
377 |
0 |
0 |
0 |
T256 |
15593 |
0 |
0 |
0 |
T257 |
317 |
0 |
0 |
0 |
T258 |
1438 |
0 |
0 |
0 |
T259 |
842 |
0 |
0 |
0 |
T346 |
0 |
5 |
0 |
0 |
T347 |
0 |
7 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T379 |
863 |
0 |
0 |
0 |
T380 |
1518 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
225 |
0 |
0 |
T55 |
37833 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
13 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T253 |
47198 |
0 |
0 |
0 |
T254 |
32940 |
0 |
0 |
0 |
T255 |
27312 |
0 |
0 |
0 |
T256 |
185345 |
0 |
0 |
0 |
T257 |
17804 |
0 |
0 |
0 |
T258 |
149242 |
0 |
0 |
0 |
T259 |
30621 |
0 |
0 |
0 |
T346 |
0 |
5 |
0 |
0 |
T347 |
0 |
7 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T379 |
65483 |
0 |
0 |
0 |
T380 |
90368 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T55,T56,T57 |
1 | 0 | Covered | T55,T56,T57 |
1 | 1 | Covered | T55,T56,T57 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T55,T56,T57 |
1 | 0 | Covered | T55,T56,T57 |
1 | 1 | Covered | T55,T56,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
225 |
0 |
0 |
T55 |
37833 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
13 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T253 |
47198 |
0 |
0 |
0 |
T254 |
32940 |
0 |
0 |
0 |
T255 |
27312 |
0 |
0 |
0 |
T256 |
185345 |
0 |
0 |
0 |
T257 |
17804 |
0 |
0 |
0 |
T258 |
149242 |
0 |
0 |
0 |
T259 |
30621 |
0 |
0 |
0 |
T346 |
0 |
5 |
0 |
0 |
T347 |
0 |
7 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T379 |
65483 |
0 |
0 |
0 |
T380 |
90368 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
225 |
0 |
0 |
T55 |
668 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
13 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T253 |
694 |
0 |
0 |
0 |
T254 |
633 |
0 |
0 |
0 |
T255 |
377 |
0 |
0 |
0 |
T256 |
15593 |
0 |
0 |
0 |
T257 |
317 |
0 |
0 |
0 |
T258 |
1438 |
0 |
0 |
0 |
T259 |
842 |
0 |
0 |
0 |
T346 |
0 |
5 |
0 |
0 |
T347 |
0 |
7 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T379 |
863 |
0 |
0 |
0 |
T380 |
1518 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
186 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
12 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
12 |
0 |
0 |
T347 |
2860 |
6 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
14 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
186 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
12 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
12 |
0 |
0 |
T347 |
312605 |
6 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
14 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
186 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
12 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
12 |
0 |
0 |
T347 |
312605 |
6 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
14 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
186 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
12 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
12 |
0 |
0 |
T347 |
2860 |
6 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
14 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T143,T151 |
1 | 0 | Covered | T58,T143,T151 |
1 | 1 | Covered | T58,T151,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T143,T151 |
1 | 0 | Covered | T58,T151,T152 |
1 | 1 | Covered | T58,T143,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
225 |
0 |
0 |
T58 |
797 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
7 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T248 |
300 |
0 |
0 |
0 |
T326 |
647 |
0 |
0 |
0 |
T346 |
0 |
8 |
0 |
0 |
T347 |
0 |
4 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
11 |
0 |
0 |
T381 |
1602 |
0 |
0 |
0 |
T382 |
1623 |
0 |
0 |
0 |
T383 |
466 |
0 |
0 |
0 |
T384 |
718 |
0 |
0 |
0 |
T385 |
578 |
0 |
0 |
0 |
T386 |
890 |
0 |
0 |
0 |
T387 |
1095 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
226 |
0 |
0 |
T58 |
31935 |
3 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
7 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T248 |
9984 |
0 |
0 |
0 |
T326 |
52202 |
0 |
0 |
0 |
T346 |
0 |
8 |
0 |
0 |
T347 |
0 |
4 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
11 |
0 |
0 |
T381 |
163083 |
0 |
0 |
0 |
T382 |
88740 |
0 |
0 |
0 |
T383 |
35860 |
0 |
0 |
0 |
T384 |
58897 |
0 |
0 |
0 |
T385 |
37825 |
0 |
0 |
0 |
T386 |
65992 |
0 |
0 |
0 |
T387 |
79754 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T143,T151 |
1 | 0 | Covered | T58,T143,T151 |
1 | 1 | Covered | T58,T151,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T143,T151 |
1 | 0 | Covered | T58,T151,T152 |
1 | 1 | Covered | T58,T143,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
225 |
0 |
0 |
T58 |
31935 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
7 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T248 |
9984 |
0 |
0 |
0 |
T326 |
52202 |
0 |
0 |
0 |
T346 |
0 |
8 |
0 |
0 |
T347 |
0 |
4 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
11 |
0 |
0 |
T381 |
163083 |
0 |
0 |
0 |
T382 |
88740 |
0 |
0 |
0 |
T383 |
35860 |
0 |
0 |
0 |
T384 |
58897 |
0 |
0 |
0 |
T385 |
37825 |
0 |
0 |
0 |
T386 |
65992 |
0 |
0 |
0 |
T387 |
79754 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
225 |
0 |
0 |
T58 |
797 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
7 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T248 |
300 |
0 |
0 |
0 |
T326 |
647 |
0 |
0 |
0 |
T346 |
0 |
8 |
0 |
0 |
T347 |
0 |
4 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
11 |
0 |
0 |
T381 |
1602 |
0 |
0 |
0 |
T382 |
1623 |
0 |
0 |
0 |
T383 |
466 |
0 |
0 |
0 |
T384 |
718 |
0 |
0 |
0 |
T385 |
578 |
0 |
0 |
0 |
T386 |
890 |
0 |
0 |
0 |
T387 |
1095 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T59,T143 |
1 | 0 | Covered | T51,T59,T143 |
1 | 1 | Covered | T51,T59,T151 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T59,T143 |
1 | 0 | Covered | T51,T59,T151 |
1 | 1 | Covered | T51,T59,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
212 |
0 |
0 |
T51 |
414 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
16 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T165 |
431 |
0 |
0 |
0 |
T216 |
9357 |
0 |
0 |
0 |
T239 |
1274 |
0 |
0 |
0 |
T311 |
1434 |
0 |
0 |
0 |
T346 |
0 |
11 |
0 |
0 |
T347 |
0 |
8 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T388 |
409 |
0 |
0 |
0 |
T389 |
774 |
0 |
0 |
0 |
T390 |
626 |
0 |
0 |
0 |
T391 |
813 |
0 |
0 |
0 |
T392 |
962 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
214 |
0 |
0 |
T51 |
23705 |
3 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
16 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T165 |
23614 |
0 |
0 |
0 |
T216 |
101615 |
0 |
0 |
0 |
T239 |
75110 |
0 |
0 |
0 |
T311 |
131402 |
0 |
0 |
0 |
T346 |
0 |
11 |
0 |
0 |
T347 |
0 |
8 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T388 |
23426 |
0 |
0 |
0 |
T389 |
53363 |
0 |
0 |
0 |
T390 |
52320 |
0 |
0 |
0 |
T391 |
69585 |
0 |
0 |
0 |
T392 |
95130 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T59,T143 |
1 | 0 | Covered | T51,T59,T143 |
1 | 1 | Covered | T51,T59,T151 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T59,T143 |
1 | 0 | Covered | T51,T59,T151 |
1 | 1 | Covered | T51,T59,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
212 |
0 |
0 |
T51 |
23705 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
16 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T165 |
23614 |
0 |
0 |
0 |
T216 |
101615 |
0 |
0 |
0 |
T239 |
75110 |
0 |
0 |
0 |
T311 |
131402 |
0 |
0 |
0 |
T346 |
0 |
11 |
0 |
0 |
T347 |
0 |
8 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T388 |
23426 |
0 |
0 |
0 |
T389 |
53363 |
0 |
0 |
0 |
T390 |
52320 |
0 |
0 |
0 |
T391 |
69585 |
0 |
0 |
0 |
T392 |
95130 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
212 |
0 |
0 |
T51 |
414 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
16 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T165 |
431 |
0 |
0 |
0 |
T216 |
9357 |
0 |
0 |
0 |
T239 |
1274 |
0 |
0 |
0 |
T311 |
1434 |
0 |
0 |
0 |
T346 |
0 |
11 |
0 |
0 |
T347 |
0 |
8 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T388 |
409 |
0 |
0 |
0 |
T389 |
774 |
0 |
0 |
0 |
T390 |
626 |
0 |
0 |
0 |
T391 |
813 |
0 |
0 |
0 |
T392 |
962 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
174 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
7 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
3 |
0 |
0 |
T347 |
2860 |
4 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
10 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
174 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
7 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
3 |
0 |
0 |
T347 |
312605 |
4 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
10 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
174 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
7 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
3 |
0 |
0 |
T347 |
312605 |
4 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
10 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
174 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
7 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
3 |
0 |
0 |
T347 |
2860 |
4 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
10 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T50,T52 |
1 | 0 | Covered | T18,T50,T52 |
1 | 1 | Covered | T18,T50,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T50,T52 |
1 | 0 | Covered | T18,T50,T52 |
1 | 1 | Covered | T18,T50,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
191 |
0 |
0 |
T18 |
3373 |
4 |
0 |
0 |
T49 |
670 |
0 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
725 |
0 |
0 |
0 |
T108 |
536 |
0 |
0 |
0 |
T109 |
886 |
0 |
0 |
0 |
T110 |
1004 |
0 |
0 |
0 |
T111 |
1027 |
0 |
0 |
0 |
T112 |
724 |
0 |
0 |
0 |
T113 |
439 |
0 |
0 |
0 |
T114 |
294 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
9 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T374 |
0 |
2 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
191 |
0 |
0 |
T18 |
160531 |
4 |
0 |
0 |
T49 |
52566 |
0 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
41482 |
0 |
0 |
0 |
T108 |
24994 |
0 |
0 |
0 |
T109 |
67487 |
0 |
0 |
0 |
T110 |
100260 |
0 |
0 |
0 |
T111 |
68271 |
0 |
0 |
0 |
T112 |
58878 |
0 |
0 |
0 |
T113 |
23471 |
0 |
0 |
0 |
T114 |
11067 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
9 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T374 |
0 |
2 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T50,T52 |
1 | 0 | Covered | T18,T50,T52 |
1 | 1 | Covered | T18,T50,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T50,T52 |
1 | 0 | Covered | T18,T50,T52 |
1 | 1 | Covered | T18,T50,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
191 |
0 |
0 |
T18 |
160531 |
4 |
0 |
0 |
T49 |
52566 |
0 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
41482 |
0 |
0 |
0 |
T108 |
24994 |
0 |
0 |
0 |
T109 |
67487 |
0 |
0 |
0 |
T110 |
100260 |
0 |
0 |
0 |
T111 |
68271 |
0 |
0 |
0 |
T112 |
58878 |
0 |
0 |
0 |
T113 |
23471 |
0 |
0 |
0 |
T114 |
11067 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
9 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T374 |
0 |
2 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
191 |
0 |
0 |
T18 |
3373 |
4 |
0 |
0 |
T49 |
670 |
0 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
725 |
0 |
0 |
0 |
T108 |
536 |
0 |
0 |
0 |
T109 |
886 |
0 |
0 |
0 |
T110 |
1004 |
0 |
0 |
0 |
T111 |
1027 |
0 |
0 |
0 |
T112 |
724 |
0 |
0 |
0 |
T113 |
439 |
0 |
0 |
0 |
T114 |
294 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
9 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T374 |
0 |
2 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
198 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
15 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
8 |
0 |
0 |
T347 |
2860 |
7 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
14 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
198 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
15 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
8 |
0 |
0 |
T347 |
312605 |
7 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
14 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
198 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
15 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
8 |
0 |
0 |
T347 |
312605 |
7 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
14 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
198 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
15 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
8 |
0 |
0 |
T347 |
2860 |
7 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
14 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
224 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
10 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
1 |
0 |
0 |
T347 |
2860 |
5 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
22 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
224 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
10 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
1 |
0 |
0 |
T347 |
312605 |
5 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
22 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
224 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
10 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
1 |
0 |
0 |
T347 |
312605 |
5 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
22 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
224 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
10 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
1 |
0 |
0 |
T347 |
2860 |
5 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
22 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T55,T56,T57 |
1 | 0 | Covered | T55,T56,T57 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T55,T56,T57 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T55,T56,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
188 |
0 |
0 |
T55 |
668 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
9 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T253 |
694 |
0 |
0 |
0 |
T254 |
633 |
0 |
0 |
0 |
T255 |
377 |
0 |
0 |
0 |
T256 |
15593 |
0 |
0 |
0 |
T257 |
317 |
0 |
0 |
0 |
T258 |
1438 |
0 |
0 |
0 |
T259 |
842 |
0 |
0 |
0 |
T346 |
0 |
10 |
0 |
0 |
T347 |
0 |
3 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T379 |
863 |
0 |
0 |
0 |
T380 |
1518 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
188 |
0 |
0 |
T55 |
37833 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
9 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T253 |
47198 |
0 |
0 |
0 |
T254 |
32940 |
0 |
0 |
0 |
T255 |
27312 |
0 |
0 |
0 |
T256 |
185345 |
0 |
0 |
0 |
T257 |
17804 |
0 |
0 |
0 |
T258 |
149242 |
0 |
0 |
0 |
T259 |
30621 |
0 |
0 |
0 |
T346 |
0 |
10 |
0 |
0 |
T347 |
0 |
3 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T379 |
65483 |
0 |
0 |
0 |
T380 |
90368 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T55,T56,T57 |
1 | 0 | Covered | T55,T56,T57 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T55,T56,T57 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T55,T56,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
188 |
0 |
0 |
T55 |
37833 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
9 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T253 |
47198 |
0 |
0 |
0 |
T254 |
32940 |
0 |
0 |
0 |
T255 |
27312 |
0 |
0 |
0 |
T256 |
185345 |
0 |
0 |
0 |
T257 |
17804 |
0 |
0 |
0 |
T258 |
149242 |
0 |
0 |
0 |
T259 |
30621 |
0 |
0 |
0 |
T346 |
0 |
10 |
0 |
0 |
T347 |
0 |
3 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T379 |
65483 |
0 |
0 |
0 |
T380 |
90368 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
188 |
0 |
0 |
T55 |
668 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
9 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T253 |
694 |
0 |
0 |
0 |
T254 |
633 |
0 |
0 |
0 |
T255 |
377 |
0 |
0 |
0 |
T256 |
15593 |
0 |
0 |
0 |
T257 |
317 |
0 |
0 |
0 |
T258 |
1438 |
0 |
0 |
0 |
T259 |
842 |
0 |
0 |
0 |
T346 |
0 |
10 |
0 |
0 |
T347 |
0 |
3 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T379 |
863 |
0 |
0 |
0 |
T380 |
1518 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
188 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
13 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
3 |
0 |
0 |
T347 |
2860 |
9 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
13 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
189 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
13 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
3 |
0 |
0 |
T347 |
312605 |
10 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
13 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
188 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
13 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
3 |
0 |
0 |
T347 |
312605 |
9 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
13 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
188 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
13 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
3 |
0 |
0 |
T347 |
2860 |
9 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
13 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T143,T151 |
1 | 0 | Covered | T58,T143,T151 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T143,T151 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T58,T143,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
182 |
0 |
0 |
T58 |
797 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
11 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T248 |
300 |
0 |
0 |
0 |
T326 |
647 |
0 |
0 |
0 |
T346 |
0 |
2 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
17 |
0 |
0 |
T381 |
1602 |
0 |
0 |
0 |
T382 |
1623 |
0 |
0 |
0 |
T383 |
466 |
0 |
0 |
0 |
T384 |
718 |
0 |
0 |
0 |
T385 |
578 |
0 |
0 |
0 |
T386 |
890 |
0 |
0 |
0 |
T387 |
1095 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
182 |
0 |
0 |
T58 |
31935 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
11 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T248 |
9984 |
0 |
0 |
0 |
T326 |
52202 |
0 |
0 |
0 |
T346 |
0 |
2 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
17 |
0 |
0 |
T381 |
163083 |
0 |
0 |
0 |
T382 |
88740 |
0 |
0 |
0 |
T383 |
35860 |
0 |
0 |
0 |
T384 |
58897 |
0 |
0 |
0 |
T385 |
37825 |
0 |
0 |
0 |
T386 |
65992 |
0 |
0 |
0 |
T387 |
79754 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T143,T151 |
1 | 0 | Covered | T58,T143,T151 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T143,T151 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T58,T143,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
182 |
0 |
0 |
T58 |
31935 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
11 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T248 |
9984 |
0 |
0 |
0 |
T326 |
52202 |
0 |
0 |
0 |
T346 |
0 |
2 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
17 |
0 |
0 |
T381 |
163083 |
0 |
0 |
0 |
T382 |
88740 |
0 |
0 |
0 |
T383 |
35860 |
0 |
0 |
0 |
T384 |
58897 |
0 |
0 |
0 |
T385 |
37825 |
0 |
0 |
0 |
T386 |
65992 |
0 |
0 |
0 |
T387 |
79754 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
182 |
0 |
0 |
T58 |
797 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
11 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T248 |
300 |
0 |
0 |
0 |
T326 |
647 |
0 |
0 |
0 |
T346 |
0 |
2 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
17 |
0 |
0 |
T381 |
1602 |
0 |
0 |
0 |
T382 |
1623 |
0 |
0 |
0 |
T383 |
466 |
0 |
0 |
0 |
T384 |
718 |
0 |
0 |
0 |
T385 |
578 |
0 |
0 |
0 |
T386 |
890 |
0 |
0 |
0 |
T387 |
1095 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T59,T143 |
1 | 0 | Covered | T51,T59,T143 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T59,T143 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T51,T59,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
198 |
0 |
0 |
T51 |
414 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
21 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T165 |
431 |
0 |
0 |
0 |
T216 |
9357 |
0 |
0 |
0 |
T239 |
1274 |
0 |
0 |
0 |
T311 |
1434 |
0 |
0 |
0 |
T346 |
0 |
7 |
0 |
0 |
T347 |
0 |
3 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T388 |
409 |
0 |
0 |
0 |
T389 |
774 |
0 |
0 |
0 |
T390 |
626 |
0 |
0 |
0 |
T391 |
813 |
0 |
0 |
0 |
T392 |
962 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
198 |
0 |
0 |
T51 |
23705 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
21 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T165 |
23614 |
0 |
0 |
0 |
T216 |
101615 |
0 |
0 |
0 |
T239 |
75110 |
0 |
0 |
0 |
T311 |
131402 |
0 |
0 |
0 |
T346 |
0 |
7 |
0 |
0 |
T347 |
0 |
3 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T388 |
23426 |
0 |
0 |
0 |
T389 |
53363 |
0 |
0 |
0 |
T390 |
52320 |
0 |
0 |
0 |
T391 |
69585 |
0 |
0 |
0 |
T392 |
95130 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T59,T143 |
1 | 0 | Covered | T51,T59,T143 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T59,T143 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T51,T59,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
198 |
0 |
0 |
T51 |
23705 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
21 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T165 |
23614 |
0 |
0 |
0 |
T216 |
101615 |
0 |
0 |
0 |
T239 |
75110 |
0 |
0 |
0 |
T311 |
131402 |
0 |
0 |
0 |
T346 |
0 |
7 |
0 |
0 |
T347 |
0 |
3 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T388 |
23426 |
0 |
0 |
0 |
T389 |
53363 |
0 |
0 |
0 |
T390 |
52320 |
0 |
0 |
0 |
T391 |
69585 |
0 |
0 |
0 |
T392 |
95130 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
198 |
0 |
0 |
T51 |
414 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
21 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T165 |
431 |
0 |
0 |
0 |
T216 |
9357 |
0 |
0 |
0 |
T239 |
1274 |
0 |
0 |
0 |
T311 |
1434 |
0 |
0 |
0 |
T346 |
0 |
7 |
0 |
0 |
T347 |
0 |
3 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T388 |
409 |
0 |
0 |
0 |
T389 |
774 |
0 |
0 |
0 |
T390 |
626 |
0 |
0 |
0 |
T391 |
813 |
0 |
0 |
0 |
T392 |
962 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
203 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
4 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
6 |
0 |
0 |
T347 |
2860 |
4 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
18 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
203 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
4 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
6 |
0 |
0 |
T347 |
312605 |
4 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
18 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
203 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
4 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
6 |
0 |
0 |
T347 |
312605 |
4 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
18 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
203 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
4 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
6 |
0 |
0 |
T347 |
2860 |
4 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
18 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T50,T52 |
1 | 0 | Covered | T18,T50,T52 |
1 | 1 | Covered | T18,T50,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T50,T52 |
1 | 0 | Covered | T18,T50,T52 |
1 | 1 | Covered | T18,T50,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
224 |
0 |
0 |
T18 |
3373 |
2 |
0 |
0 |
T49 |
670 |
0 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T107 |
725 |
0 |
0 |
0 |
T108 |
536 |
0 |
0 |
0 |
T109 |
886 |
0 |
0 |
0 |
T110 |
1004 |
0 |
0 |
0 |
T111 |
1027 |
0 |
0 |
0 |
T112 |
724 |
0 |
0 |
0 |
T113 |
439 |
0 |
0 |
0 |
T114 |
294 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
17 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T374 |
0 |
1 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
224 |
0 |
0 |
T18 |
160531 |
2 |
0 |
0 |
T49 |
52566 |
0 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T107 |
41482 |
0 |
0 |
0 |
T108 |
24994 |
0 |
0 |
0 |
T109 |
67487 |
0 |
0 |
0 |
T110 |
100260 |
0 |
0 |
0 |
T111 |
68271 |
0 |
0 |
0 |
T112 |
58878 |
0 |
0 |
0 |
T113 |
23471 |
0 |
0 |
0 |
T114 |
11067 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
17 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T374 |
0 |
1 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T50,T52 |
1 | 0 | Covered | T18,T50,T52 |
1 | 1 | Covered | T18,T50,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T50,T52 |
1 | 0 | Covered | T18,T50,T52 |
1 | 1 | Covered | T18,T50,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
224 |
0 |
0 |
T18 |
160531 |
2 |
0 |
0 |
T49 |
52566 |
0 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T107 |
41482 |
0 |
0 |
0 |
T108 |
24994 |
0 |
0 |
0 |
T109 |
67487 |
0 |
0 |
0 |
T110 |
100260 |
0 |
0 |
0 |
T111 |
68271 |
0 |
0 |
0 |
T112 |
58878 |
0 |
0 |
0 |
T113 |
23471 |
0 |
0 |
0 |
T114 |
11067 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
17 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T374 |
0 |
1 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
224 |
0 |
0 |
T18 |
3373 |
2 |
0 |
0 |
T49 |
670 |
0 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T107 |
725 |
0 |
0 |
0 |
T108 |
536 |
0 |
0 |
0 |
T109 |
886 |
0 |
0 |
0 |
T110 |
1004 |
0 |
0 |
0 |
T111 |
1027 |
0 |
0 |
0 |
T112 |
724 |
0 |
0 |
0 |
T113 |
439 |
0 |
0 |
0 |
T114 |
294 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
17 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T374 |
0 |
1 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
202 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
10 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
1 |
0 |
0 |
T347 |
2860 |
4 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
9 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
202 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
10 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
1 |
0 |
0 |
T347 |
312605 |
4 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
9 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
202 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
10 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
1 |
0 |
0 |
T347 |
312605 |
4 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
9 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
202 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
10 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
1 |
0 |
0 |
T347 |
2860 |
4 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
9 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
197 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
16 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
5 |
0 |
0 |
T347 |
2860 |
9 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
10 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
197 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
16 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
5 |
0 |
0 |
T347 |
312605 |
9 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
10 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
197 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
16 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
5 |
0 |
0 |
T347 |
312605 |
9 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
10 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
197 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
16 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
5 |
0 |
0 |
T347 |
2860 |
9 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
10 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
204 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
9 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
8 |
0 |
0 |
T347 |
2860 |
9 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
6 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
204 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
9 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
8 |
0 |
0 |
T347 |
312605 |
9 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
6 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
204 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
9 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T346 |
285676 |
8 |
0 |
0 |
T347 |
312605 |
9 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
6 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
204 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
9 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
8 |
0 |
0 |
T347 |
2860 |
9 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
6 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T53,T54,T373 |
1 | 0 | Covered | T53,T54,T373 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T53,T54,T373 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T53,T54,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
198 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
13 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T346 |
2738 |
3 |
0 |
0 |
T347 |
2860 |
4 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
17 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
201 |
0 |
0 |
T53 |
34079 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
13 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T340 |
48615 |
0 |
0 |
0 |
T346 |
0 |
3 |
0 |
0 |
T347 |
0 |
4 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T394 |
67135 |
0 |
0 |
0 |
T395 |
53463 |
0 |
0 |
0 |
T396 |
18554 |
0 |
0 |
0 |
T397 |
190942 |
0 |
0 |
0 |
T398 |
67846 |
0 |
0 |
0 |
T399 |
54308 |
0 |
0 |
0 |
T400 |
37884 |
0 |
0 |
0 |
T401 |
83489 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T53,T54,T143 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T53,T54,T143 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T53,T54,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
200 |
0 |
0 |
T53 |
34079 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
13 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T340 |
48615 |
0 |
0 |
0 |
T346 |
0 |
3 |
0 |
0 |
T347 |
0 |
4 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T394 |
67135 |
0 |
0 |
0 |
T395 |
53463 |
0 |
0 |
0 |
T396 |
18554 |
0 |
0 |
0 |
T397 |
190942 |
0 |
0 |
0 |
T398 |
67846 |
0 |
0 |
0 |
T399 |
54308 |
0 |
0 |
0 |
T400 |
37884 |
0 |
0 |
0 |
T401 |
83489 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
200 |
0 |
0 |
T53 |
750 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
13 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T340 |
3543 |
0 |
0 |
0 |
T346 |
0 |
3 |
0 |
0 |
T347 |
0 |
4 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T394 |
954 |
0 |
0 |
0 |
T395 |
1019 |
0 |
0 |
0 |
T396 |
354 |
0 |
0 |
0 |
T397 |
1773 |
0 |
0 |
0 |
T398 |
930 |
0 |
0 |
0 |
T399 |
742 |
0 |
0 |
0 |
T400 |
581 |
0 |
0 |
0 |
T401 |
899 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
198 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
10 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T347 |
2860 |
4 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
5 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
T402 |
2842 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
198 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
10 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T347 |
312605 |
4 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
5 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
T402 |
312317 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T143,T151,T152 |
1 | 1 | Covered | T151,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T143,T151,T152 |
1 | 0 | Covered | T151,T152,T153 |
1 | 1 | Covered | T143,T151,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124332754 |
198 |
0 |
0 |
T151 |
82221 |
2 |
0 |
0 |
T152 |
676108 |
10 |
0 |
0 |
T153 |
99470 |
2 |
0 |
0 |
T347 |
312605 |
4 |
0 |
0 |
T348 |
47351 |
1 |
0 |
0 |
T349 |
646594 |
1 |
0 |
0 |
T376 |
90202 |
2 |
0 |
0 |
T377 |
619972 |
5 |
0 |
0 |
T378 |
97008 |
2 |
0 |
0 |
T402 |
312317 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1553321 |
198 |
0 |
0 |
T151 |
925 |
2 |
0 |
0 |
T152 |
6003 |
10 |
0 |
0 |
T153 |
1165 |
2 |
0 |
0 |
T347 |
2860 |
4 |
0 |
0 |
T348 |
647 |
1 |
0 |
0 |
T349 |
5664 |
1 |
0 |
0 |
T376 |
999 |
2 |
0 |
0 |
T377 |
5405 |
5 |
0 |
0 |
T378 |
1069 |
2 |
0 |
0 |
T402 |
2842 |
3 |
0 |
0 |