Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T16,T17 |
1 | 0 | Covered | T12,T16,T17 |
1 | 1 | Covered | T12,T16,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T16,T17 |
1 | 0 | Covered | T12,T16,T17 |
1 | 1 | Covered | T12,T16,T17 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
9150 |
0 |
0 |
T12 |
31928 |
3 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T17 |
0 |
4 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T42 |
105554 |
0 |
0 |
0 |
T43 |
121763 |
0 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
49571 |
0 |
0 |
0 |
T49 |
0 |
7 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
48459 |
0 |
0 |
0 |
T106 |
20402 |
0 |
0 |
0 |
T107 |
42289 |
0 |
0 |
0 |
T108 |
63164 |
0 |
0 |
0 |
T109 |
96093 |
0 |
0 |
0 |
T110 |
89947 |
0 |
0 |
0 |
T111 |
354853 |
0 |
0 |
0 |
T142 |
45034 |
3 |
0 |
0 |
T330 |
660112 |
31 |
0 |
0 |
T331 |
708924 |
55 |
0 |
0 |
T332 |
620417 |
16 |
0 |
0 |
T333 |
281120 |
13 |
0 |
0 |
T334 |
353896 |
13 |
0 |
0 |
T335 |
882789 |
3 |
0 |
0 |
T362 |
0 |
2 |
0 |
0 |
T363 |
898354 |
3 |
0 |
0 |
T364 |
43037 |
1 |
0 |
0 |
T365 |
346249 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
9161 |
0 |
0 |
T12 |
62389 |
4 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T17 |
0 |
4 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T42 |
205375 |
0 |
0 |
0 |
T43 |
213499 |
0 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
976 |
1 |
0 |
0 |
T49 |
0 |
8 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
86106 |
0 |
0 |
0 |
T106 |
39802 |
0 |
0 |
0 |
T107 |
82751 |
0 |
0 |
0 |
T108 |
123367 |
0 |
0 |
0 |
T109 |
187962 |
0 |
0 |
0 |
T110 |
175202 |
0 |
0 |
0 |
T111 |
699728 |
0 |
0 |
0 |
T142 |
45034 |
5 |
0 |
0 |
T330 |
660112 |
41 |
0 |
0 |
T331 |
708924 |
77 |
0 |
0 |
T332 |
620417 |
40 |
0 |
0 |
T333 |
281120 |
29 |
0 |
0 |
T334 |
353896 |
23 |
0 |
0 |
T335 |
882789 |
5 |
0 |
0 |
T362 |
0 |
2 |
0 |
0 |
T363 |
898354 |
5 |
0 |
0 |
T364 |
43037 |
3 |
0 |
0 |
T365 |
346249 |
2 |
0 |
0 |