Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T24,T49 |
1 | 0 | Covered | T12,T24,T49 |
1 | 1 | Covered | T12,T24,T49 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T24,T49 |
1 | 0 | Covered | T12,T24,T49 |
1 | 1 | Covered | T12,T24,T49 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
181 |
0 |
0 |
T12 |
489 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T42 |
1911 |
0 |
0 |
0 |
T43 |
10009 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T105 |
3604 |
0 |
0 |
0 |
T106 |
334 |
0 |
0 |
0 |
T107 |
609 |
0 |
0 |
0 |
T108 |
987 |
0 |
0 |
0 |
T109 |
1408 |
0 |
0 |
0 |
T110 |
1564 |
0 |
0 |
0 |
T111 |
3326 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T330 |
0 |
14 |
0 |
0 |
T331 |
0 |
17 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
6 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
181 |
0 |
0 |
T12 |
30950 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T42 |
101732 |
0 |
0 |
0 |
T43 |
101745 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T105 |
41251 |
0 |
0 |
0 |
T106 |
19734 |
0 |
0 |
0 |
T107 |
41071 |
0 |
0 |
0 |
T108 |
61190 |
0 |
0 |
0 |
T109 |
93277 |
0 |
0 |
0 |
T110 |
86819 |
0 |
0 |
0 |
T111 |
348201 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T330 |
0 |
14 |
0 |
0 |
T331 |
0 |
17 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
6 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T24,T49 |
1 | 0 | Covered | T12,T24,T49 |
1 | 1 | Covered | T12,T24,T49 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T24,T49 |
1 | 0 | Covered | T12,T24,T49 |
1 | 1 | Covered | T12,T24,T49 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
181 |
0 |
0 |
T12 |
30950 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T42 |
101732 |
0 |
0 |
0 |
T43 |
101745 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T105 |
41251 |
0 |
0 |
0 |
T106 |
19734 |
0 |
0 |
0 |
T107 |
41071 |
0 |
0 |
0 |
T108 |
61190 |
0 |
0 |
0 |
T109 |
93277 |
0 |
0 |
0 |
T110 |
86819 |
0 |
0 |
0 |
T111 |
348201 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T330 |
0 |
14 |
0 |
0 |
T331 |
0 |
17 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
6 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
181 |
0 |
0 |
T12 |
489 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T42 |
1911 |
0 |
0 |
0 |
T43 |
10009 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T105 |
3604 |
0 |
0 |
0 |
T106 |
334 |
0 |
0 |
0 |
T107 |
609 |
0 |
0 |
0 |
T108 |
987 |
0 |
0 |
0 |
T109 |
1408 |
0 |
0 |
0 |
T110 |
1564 |
0 |
0 |
0 |
T111 |
3326 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T330 |
0 |
14 |
0 |
0 |
T331 |
0 |
17 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
6 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
183 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
7 |
0 |
0 |
T331 |
6153 |
22 |
0 |
0 |
T332 |
5667 |
9 |
0 |
0 |
T333 |
2608 |
3 |
0 |
0 |
T334 |
3199 |
9 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
183 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
7 |
0 |
0 |
T331 |
702771 |
22 |
0 |
0 |
T332 |
614750 |
9 |
0 |
0 |
T333 |
278512 |
3 |
0 |
0 |
T334 |
350697 |
9 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
183 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
7 |
0 |
0 |
T331 |
702771 |
22 |
0 |
0 |
T332 |
614750 |
9 |
0 |
0 |
T333 |
278512 |
3 |
0 |
0 |
T334 |
350697 |
9 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
183 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
7 |
0 |
0 |
T331 |
6153 |
22 |
0 |
0 |
T332 |
5667 |
9 |
0 |
0 |
T333 |
2608 |
3 |
0 |
0 |
T334 |
3199 |
9 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T132,T142 |
1 | 0 | Covered | T48,T132,T142 |
1 | 1 | Covered | T48,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T132,T142 |
1 | 0 | Covered | T48,T330,T334 |
1 | 1 | Covered | T48,T132,T142 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
203 |
0 |
0 |
T48 |
976 |
2 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T188 |
2434 |
0 |
0 |
0 |
T218 |
354 |
0 |
0 |
0 |
T290 |
530 |
0 |
0 |
0 |
T330 |
0 |
14 |
0 |
0 |
T331 |
0 |
13 |
0 |
0 |
T332 |
0 |
15 |
0 |
0 |
T333 |
0 |
1 |
0 |
0 |
T334 |
0 |
5 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T339 |
511 |
0 |
0 |
0 |
T358 |
839 |
0 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T368 |
518 |
0 |
0 |
0 |
T369 |
405 |
0 |
0 |
0 |
T370 |
3229 |
0 |
0 |
0 |
T371 |
429 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
204 |
0 |
0 |
T48 |
49571 |
3 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T188 |
271629 |
0 |
0 |
0 |
T218 |
20077 |
0 |
0 |
0 |
T290 |
41524 |
0 |
0 |
0 |
T330 |
0 |
14 |
0 |
0 |
T331 |
0 |
13 |
0 |
0 |
T332 |
0 |
15 |
0 |
0 |
T333 |
0 |
1 |
0 |
0 |
T334 |
0 |
5 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T339 |
35605 |
0 |
0 |
0 |
T358 |
89806 |
0 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T368 |
35878 |
0 |
0 |
0 |
T369 |
23445 |
0 |
0 |
0 |
T370 |
150609 |
0 |
0 |
0 |
T371 |
21662 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T132,T142 |
1 | 0 | Covered | T48,T132,T142 |
1 | 1 | Covered | T48,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T132,T142 |
1 | 0 | Covered | T48,T330,T334 |
1 | 1 | Covered | T48,T132,T142 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
203 |
0 |
0 |
T48 |
49571 |
2 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T188 |
271629 |
0 |
0 |
0 |
T218 |
20077 |
0 |
0 |
0 |
T290 |
41524 |
0 |
0 |
0 |
T330 |
0 |
14 |
0 |
0 |
T331 |
0 |
13 |
0 |
0 |
T332 |
0 |
15 |
0 |
0 |
T333 |
0 |
1 |
0 |
0 |
T334 |
0 |
5 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T339 |
35605 |
0 |
0 |
0 |
T358 |
89806 |
0 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T368 |
35878 |
0 |
0 |
0 |
T369 |
23445 |
0 |
0 |
0 |
T370 |
150609 |
0 |
0 |
0 |
T371 |
21662 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
203 |
0 |
0 |
T48 |
976 |
2 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T188 |
2434 |
0 |
0 |
0 |
T218 |
354 |
0 |
0 |
0 |
T290 |
530 |
0 |
0 |
0 |
T330 |
0 |
14 |
0 |
0 |
T331 |
0 |
13 |
0 |
0 |
T332 |
0 |
15 |
0 |
0 |
T333 |
0 |
1 |
0 |
0 |
T334 |
0 |
5 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T339 |
511 |
0 |
0 |
0 |
T358 |
839 |
0 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T368 |
518 |
0 |
0 |
0 |
T369 |
405 |
0 |
0 |
0 |
T370 |
3229 |
0 |
0 |
0 |
T371 |
429 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T331 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T331 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
182 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
4 |
0 |
0 |
T331 |
6153 |
13 |
0 |
0 |
T332 |
5667 |
12 |
0 |
0 |
T333 |
2608 |
5 |
0 |
0 |
T334 |
3199 |
1 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
182 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
4 |
0 |
0 |
T331 |
702771 |
13 |
0 |
0 |
T332 |
614750 |
12 |
0 |
0 |
T333 |
278512 |
5 |
0 |
0 |
T334 |
350697 |
1 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T331 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T331 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
182 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
4 |
0 |
0 |
T331 |
702771 |
13 |
0 |
0 |
T332 |
614750 |
12 |
0 |
0 |
T333 |
278512 |
5 |
0 |
0 |
T334 |
350697 |
1 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
182 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
4 |
0 |
0 |
T331 |
6153 |
13 |
0 |
0 |
T332 |
5667 |
12 |
0 |
0 |
T333 |
2608 |
5 |
0 |
0 |
T334 |
3199 |
1 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T132,T142 |
1 | 0 | Covered | T50,T132,T142 |
1 | 1 | Covered | T50,T333,T330 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T132,T142 |
1 | 0 | Covered | T50,T333,T330 |
1 | 1 | Covered | T50,T132,T142 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
174 |
0 |
0 |
T50 |
414 |
2 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T159 |
338 |
0 |
0 |
0 |
T303 |
919 |
0 |
0 |
0 |
T330 |
0 |
8 |
0 |
0 |
T331 |
0 |
11 |
0 |
0 |
T332 |
0 |
7 |
0 |
0 |
T333 |
0 |
4 |
0 |
0 |
T334 |
0 |
8 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T374 |
911 |
0 |
0 |
0 |
T375 |
432 |
0 |
0 |
0 |
T376 |
1885 |
0 |
0 |
0 |
T377 |
619 |
0 |
0 |
0 |
T378 |
448 |
0 |
0 |
0 |
T379 |
475 |
0 |
0 |
0 |
T380 |
874 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
176 |
0 |
0 |
T50 |
26713 |
3 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T159 |
15914 |
0 |
0 |
0 |
T303 |
69342 |
0 |
0 |
0 |
T330 |
0 |
8 |
0 |
0 |
T331 |
0 |
11 |
0 |
0 |
T332 |
0 |
7 |
0 |
0 |
T333 |
0 |
4 |
0 |
0 |
T334 |
0 |
8 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T374 |
71568 |
0 |
0 |
0 |
T375 |
19738 |
0 |
0 |
0 |
T376 |
97645 |
0 |
0 |
0 |
T377 |
52654 |
0 |
0 |
0 |
T378 |
22160 |
0 |
0 |
0 |
T379 |
24681 |
0 |
0 |
0 |
T380 |
69551 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T132,T142 |
1 | 0 | Covered | T50,T132,T142 |
1 | 1 | Covered | T50,T333,T330 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T132,T142 |
1 | 0 | Covered | T50,T333,T330 |
1 | 1 | Covered | T50,T132,T142 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
175 |
0 |
0 |
T50 |
26713 |
2 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T159 |
15914 |
0 |
0 |
0 |
T303 |
69342 |
0 |
0 |
0 |
T330 |
0 |
8 |
0 |
0 |
T331 |
0 |
11 |
0 |
0 |
T332 |
0 |
7 |
0 |
0 |
T333 |
0 |
4 |
0 |
0 |
T334 |
0 |
8 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T374 |
71568 |
0 |
0 |
0 |
T375 |
19738 |
0 |
0 |
0 |
T376 |
97645 |
0 |
0 |
0 |
T377 |
52654 |
0 |
0 |
0 |
T378 |
22160 |
0 |
0 |
0 |
T379 |
24681 |
0 |
0 |
0 |
T380 |
69551 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
175 |
0 |
0 |
T50 |
414 |
2 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T159 |
338 |
0 |
0 |
0 |
T303 |
919 |
0 |
0 |
0 |
T330 |
0 |
8 |
0 |
0 |
T331 |
0 |
11 |
0 |
0 |
T332 |
0 |
7 |
0 |
0 |
T333 |
0 |
4 |
0 |
0 |
T334 |
0 |
8 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T374 |
911 |
0 |
0 |
0 |
T375 |
432 |
0 |
0 |
0 |
T376 |
1885 |
0 |
0 |
0 |
T377 |
619 |
0 |
0 |
0 |
T378 |
448 |
0 |
0 |
0 |
T379 |
475 |
0 |
0 |
0 |
T380 |
874 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T17,T51 |
1 | 0 | Covered | T16,T17,T51 |
1 | 1 | Covered | T16,T17,T51 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T17,T51 |
1 | 0 | Covered | T16,T17,T51 |
1 | 1 | Covered | T16,T17,T51 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
214 |
0 |
0 |
T6 |
415 |
0 |
0 |
0 |
T16 |
1379 |
2 |
0 |
0 |
T17 |
0 |
4 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T63 |
1049 |
0 |
0 |
0 |
T69 |
1106 |
0 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T141 |
15487 |
0 |
0 |
0 |
T150 |
600 |
0 |
0 |
0 |
T156 |
1785 |
0 |
0 |
0 |
T167 |
427 |
0 |
0 |
0 |
T193 |
703 |
0 |
0 |
0 |
T314 |
779 |
0 |
0 |
0 |
T362 |
0 |
2 |
0 |
0 |
T381 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
215 |
0 |
0 |
T6 |
22574 |
0 |
0 |
0 |
T16 |
50775 |
2 |
0 |
0 |
T17 |
0 |
4 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T63 |
97248 |
0 |
0 |
0 |
T69 |
110870 |
0 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T141 |
179220 |
0 |
0 |
0 |
T150 |
41304 |
0 |
0 |
0 |
T156 |
93504 |
0 |
0 |
0 |
T167 |
21255 |
0 |
0 |
0 |
T193 |
41160 |
0 |
0 |
0 |
T314 |
66345 |
0 |
0 |
0 |
T362 |
0 |
2 |
0 |
0 |
T381 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T17,T51 |
1 | 0 | Covered | T16,T17,T51 |
1 | 1 | Covered | T16,T17,T51 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T17,T51 |
1 | 0 | Covered | T16,T17,T51 |
1 | 1 | Covered | T16,T17,T51 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
214 |
0 |
0 |
T6 |
22574 |
0 |
0 |
0 |
T16 |
50775 |
2 |
0 |
0 |
T17 |
0 |
4 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T63 |
97248 |
0 |
0 |
0 |
T69 |
110870 |
0 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T141 |
179220 |
0 |
0 |
0 |
T150 |
41304 |
0 |
0 |
0 |
T156 |
93504 |
0 |
0 |
0 |
T167 |
21255 |
0 |
0 |
0 |
T193 |
41160 |
0 |
0 |
0 |
T314 |
66345 |
0 |
0 |
0 |
T362 |
0 |
2 |
0 |
0 |
T381 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
214 |
0 |
0 |
T6 |
415 |
0 |
0 |
0 |
T16 |
1379 |
2 |
0 |
0 |
T17 |
0 |
4 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T63 |
1049 |
0 |
0 |
0 |
T69 |
1106 |
0 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T141 |
15487 |
0 |
0 |
0 |
T150 |
600 |
0 |
0 |
0 |
T156 |
1785 |
0 |
0 |
0 |
T167 |
427 |
0 |
0 |
0 |
T193 |
703 |
0 |
0 |
0 |
T314 |
779 |
0 |
0 |
0 |
T362 |
0 |
2 |
0 |
0 |
T381 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
186 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
13 |
0 |
0 |
T331 |
6153 |
14 |
0 |
0 |
T332 |
5667 |
5 |
0 |
0 |
T333 |
2608 |
2 |
0 |
0 |
T334 |
3199 |
3 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
186 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
13 |
0 |
0 |
T331 |
702771 |
14 |
0 |
0 |
T332 |
614750 |
5 |
0 |
0 |
T333 |
278512 |
2 |
0 |
0 |
T334 |
350697 |
3 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
186 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
13 |
0 |
0 |
T331 |
702771 |
14 |
0 |
0 |
T332 |
614750 |
5 |
0 |
0 |
T333 |
278512 |
2 |
0 |
0 |
T334 |
350697 |
3 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
186 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
13 |
0 |
0 |
T331 |
6153 |
14 |
0 |
0 |
T332 |
5667 |
5 |
0 |
0 |
T333 |
2608 |
2 |
0 |
0 |
T334 |
3199 |
3 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
189 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
12 |
0 |
0 |
T331 |
6153 |
5 |
0 |
0 |
T332 |
5667 |
12 |
0 |
0 |
T333 |
2608 |
3 |
0 |
0 |
T334 |
3199 |
4 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
190 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
12 |
0 |
0 |
T331 |
702771 |
5 |
0 |
0 |
T332 |
614750 |
12 |
0 |
0 |
T333 |
278512 |
3 |
0 |
0 |
T334 |
350697 |
4 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
189 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
12 |
0 |
0 |
T331 |
702771 |
5 |
0 |
0 |
T332 |
614750 |
12 |
0 |
0 |
T333 |
278512 |
3 |
0 |
0 |
T334 |
350697 |
4 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
189 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
12 |
0 |
0 |
T331 |
6153 |
5 |
0 |
0 |
T332 |
5667 |
12 |
0 |
0 |
T333 |
2608 |
3 |
0 |
0 |
T334 |
3199 |
4 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T24,T49 |
1 | 0 | Covered | T12,T24,T49 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T24,T49 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T12,T24,T49 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
177 |
0 |
0 |
T12 |
489 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T42 |
1911 |
0 |
0 |
0 |
T43 |
10009 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T105 |
3604 |
0 |
0 |
0 |
T106 |
334 |
0 |
0 |
0 |
T107 |
609 |
0 |
0 |
0 |
T108 |
987 |
0 |
0 |
0 |
T109 |
1408 |
0 |
0 |
0 |
T110 |
1564 |
0 |
0 |
0 |
T111 |
3326 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T330 |
0 |
13 |
0 |
0 |
T331 |
0 |
21 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
177 |
0 |
0 |
T12 |
30950 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T42 |
101732 |
0 |
0 |
0 |
T43 |
101745 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T105 |
41251 |
0 |
0 |
0 |
T106 |
19734 |
0 |
0 |
0 |
T107 |
41071 |
0 |
0 |
0 |
T108 |
61190 |
0 |
0 |
0 |
T109 |
93277 |
0 |
0 |
0 |
T110 |
86819 |
0 |
0 |
0 |
T111 |
348201 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T330 |
0 |
13 |
0 |
0 |
T331 |
0 |
21 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T24,T49 |
1 | 0 | Covered | T12,T24,T49 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T24,T49 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T12,T24,T49 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
177 |
0 |
0 |
T12 |
30950 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T42 |
101732 |
0 |
0 |
0 |
T43 |
101745 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T105 |
41251 |
0 |
0 |
0 |
T106 |
19734 |
0 |
0 |
0 |
T107 |
41071 |
0 |
0 |
0 |
T108 |
61190 |
0 |
0 |
0 |
T109 |
93277 |
0 |
0 |
0 |
T110 |
86819 |
0 |
0 |
0 |
T111 |
348201 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T330 |
0 |
13 |
0 |
0 |
T331 |
0 |
21 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
177 |
0 |
0 |
T12 |
489 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T42 |
1911 |
0 |
0 |
0 |
T43 |
10009 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T105 |
3604 |
0 |
0 |
0 |
T106 |
334 |
0 |
0 |
0 |
T107 |
609 |
0 |
0 |
0 |
T108 |
987 |
0 |
0 |
0 |
T109 |
1408 |
0 |
0 |
0 |
T110 |
1564 |
0 |
0 |
0 |
T111 |
3326 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T330 |
0 |
13 |
0 |
0 |
T331 |
0 |
21 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
196 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
5 |
0 |
0 |
T331 |
6153 |
13 |
0 |
0 |
T332 |
5667 |
16 |
0 |
0 |
T333 |
2608 |
7 |
0 |
0 |
T334 |
3199 |
9 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
196 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
5 |
0 |
0 |
T331 |
702771 |
13 |
0 |
0 |
T332 |
614750 |
16 |
0 |
0 |
T333 |
278512 |
7 |
0 |
0 |
T334 |
350697 |
9 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
196 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
5 |
0 |
0 |
T331 |
702771 |
13 |
0 |
0 |
T332 |
614750 |
16 |
0 |
0 |
T333 |
278512 |
7 |
0 |
0 |
T334 |
350697 |
9 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
196 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
5 |
0 |
0 |
T331 |
6153 |
13 |
0 |
0 |
T332 |
5667 |
16 |
0 |
0 |
T333 |
2608 |
7 |
0 |
0 |
T334 |
3199 |
9 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T132,T142 |
1 | 0 | Covered | T48,T132,T142 |
1 | 1 | Covered | T333,T330,T331 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T132,T142 |
1 | 0 | Covered | T333,T330,T331 |
1 | 1 | Covered | T48,T132,T142 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
172 |
0 |
0 |
T48 |
976 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T188 |
2434 |
0 |
0 |
0 |
T218 |
354 |
0 |
0 |
0 |
T290 |
530 |
0 |
0 |
0 |
T330 |
0 |
5 |
0 |
0 |
T331 |
0 |
9 |
0 |
0 |
T332 |
0 |
8 |
0 |
0 |
T333 |
0 |
9 |
0 |
0 |
T334 |
0 |
1 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T339 |
511 |
0 |
0 |
0 |
T358 |
839 |
0 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T368 |
518 |
0 |
0 |
0 |
T369 |
405 |
0 |
0 |
0 |
T370 |
3229 |
0 |
0 |
0 |
T371 |
429 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
172 |
0 |
0 |
T48 |
49571 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T188 |
271629 |
0 |
0 |
0 |
T218 |
20077 |
0 |
0 |
0 |
T290 |
41524 |
0 |
0 |
0 |
T330 |
0 |
5 |
0 |
0 |
T331 |
0 |
9 |
0 |
0 |
T332 |
0 |
8 |
0 |
0 |
T333 |
0 |
9 |
0 |
0 |
T334 |
0 |
1 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T339 |
35605 |
0 |
0 |
0 |
T358 |
89806 |
0 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T368 |
35878 |
0 |
0 |
0 |
T369 |
23445 |
0 |
0 |
0 |
T370 |
150609 |
0 |
0 |
0 |
T371 |
21662 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T132,T142 |
1 | 0 | Covered | T48,T132,T142 |
1 | 1 | Covered | T333,T330,T331 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T132,T142 |
1 | 0 | Covered | T333,T330,T331 |
1 | 1 | Covered | T48,T132,T142 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
172 |
0 |
0 |
T48 |
49571 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T188 |
271629 |
0 |
0 |
0 |
T218 |
20077 |
0 |
0 |
0 |
T290 |
41524 |
0 |
0 |
0 |
T330 |
0 |
5 |
0 |
0 |
T331 |
0 |
9 |
0 |
0 |
T332 |
0 |
8 |
0 |
0 |
T333 |
0 |
9 |
0 |
0 |
T334 |
0 |
1 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T339 |
35605 |
0 |
0 |
0 |
T358 |
89806 |
0 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T368 |
35878 |
0 |
0 |
0 |
T369 |
23445 |
0 |
0 |
0 |
T370 |
150609 |
0 |
0 |
0 |
T371 |
21662 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
172 |
0 |
0 |
T48 |
976 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T188 |
2434 |
0 |
0 |
0 |
T218 |
354 |
0 |
0 |
0 |
T290 |
530 |
0 |
0 |
0 |
T330 |
0 |
5 |
0 |
0 |
T331 |
0 |
9 |
0 |
0 |
T332 |
0 |
8 |
0 |
0 |
T333 |
0 |
9 |
0 |
0 |
T334 |
0 |
1 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T339 |
511 |
0 |
0 |
0 |
T358 |
839 |
0 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T368 |
518 |
0 |
0 |
0 |
T369 |
405 |
0 |
0 |
0 |
T370 |
3229 |
0 |
0 |
0 |
T371 |
429 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
194 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
11 |
0 |
0 |
T331 |
6153 |
6 |
0 |
0 |
T332 |
5667 |
10 |
0 |
0 |
T333 |
2608 |
10 |
0 |
0 |
T334 |
3199 |
12 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
194 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
11 |
0 |
0 |
T331 |
702771 |
6 |
0 |
0 |
T332 |
614750 |
10 |
0 |
0 |
T333 |
278512 |
10 |
0 |
0 |
T334 |
350697 |
12 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
194 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
11 |
0 |
0 |
T331 |
702771 |
6 |
0 |
0 |
T332 |
614750 |
10 |
0 |
0 |
T333 |
278512 |
10 |
0 |
0 |
T334 |
350697 |
12 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
194 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
11 |
0 |
0 |
T331 |
6153 |
6 |
0 |
0 |
T332 |
5667 |
10 |
0 |
0 |
T333 |
2608 |
10 |
0 |
0 |
T334 |
3199 |
12 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T132,T142 |
1 | 0 | Covered | T50,T132,T142 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T132,T142 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T50,T132,T142 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
202 |
0 |
0 |
T50 |
414 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T159 |
338 |
0 |
0 |
0 |
T303 |
919 |
0 |
0 |
0 |
T330 |
0 |
15 |
0 |
0 |
T331 |
0 |
10 |
0 |
0 |
T332 |
0 |
12 |
0 |
0 |
T333 |
0 |
2 |
0 |
0 |
T334 |
0 |
9 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T374 |
911 |
0 |
0 |
0 |
T375 |
432 |
0 |
0 |
0 |
T376 |
1885 |
0 |
0 |
0 |
T377 |
619 |
0 |
0 |
0 |
T378 |
448 |
0 |
0 |
0 |
T379 |
475 |
0 |
0 |
0 |
T380 |
874 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
202 |
0 |
0 |
T50 |
26713 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T159 |
15914 |
0 |
0 |
0 |
T303 |
69342 |
0 |
0 |
0 |
T330 |
0 |
15 |
0 |
0 |
T331 |
0 |
10 |
0 |
0 |
T332 |
0 |
12 |
0 |
0 |
T333 |
0 |
2 |
0 |
0 |
T334 |
0 |
9 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T374 |
71568 |
0 |
0 |
0 |
T375 |
19738 |
0 |
0 |
0 |
T376 |
97645 |
0 |
0 |
0 |
T377 |
52654 |
0 |
0 |
0 |
T378 |
22160 |
0 |
0 |
0 |
T379 |
24681 |
0 |
0 |
0 |
T380 |
69551 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T132,T142 |
1 | 0 | Covered | T50,T132,T142 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T132,T142 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T50,T132,T142 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
202 |
0 |
0 |
T50 |
26713 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T159 |
15914 |
0 |
0 |
0 |
T303 |
69342 |
0 |
0 |
0 |
T330 |
0 |
15 |
0 |
0 |
T331 |
0 |
10 |
0 |
0 |
T332 |
0 |
12 |
0 |
0 |
T333 |
0 |
2 |
0 |
0 |
T334 |
0 |
9 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T374 |
71568 |
0 |
0 |
0 |
T375 |
19738 |
0 |
0 |
0 |
T376 |
97645 |
0 |
0 |
0 |
T377 |
52654 |
0 |
0 |
0 |
T378 |
22160 |
0 |
0 |
0 |
T379 |
24681 |
0 |
0 |
0 |
T380 |
69551 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
202 |
0 |
0 |
T50 |
414 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T159 |
338 |
0 |
0 |
0 |
T303 |
919 |
0 |
0 |
0 |
T330 |
0 |
15 |
0 |
0 |
T331 |
0 |
10 |
0 |
0 |
T332 |
0 |
12 |
0 |
0 |
T333 |
0 |
2 |
0 |
0 |
T334 |
0 |
9 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T374 |
911 |
0 |
0 |
0 |
T375 |
432 |
0 |
0 |
0 |
T376 |
1885 |
0 |
0 |
0 |
T377 |
619 |
0 |
0 |
0 |
T378 |
448 |
0 |
0 |
0 |
T379 |
475 |
0 |
0 |
0 |
T380 |
874 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T17,T51 |
1 | 0 | Covered | T16,T17,T51 |
1 | 1 | Covered | T17,T47,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T17,T51 |
1 | 0 | Covered | T17,T47,T52 |
1 | 1 | Covered | T16,T17,T51 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
198 |
0 |
0 |
T6 |
415 |
0 |
0 |
0 |
T16 |
1379 |
1 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T63 |
1049 |
0 |
0 |
0 |
T69 |
1106 |
0 |
0 |
0 |
T103 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T141 |
15487 |
0 |
0 |
0 |
T150 |
600 |
0 |
0 |
0 |
T156 |
1785 |
0 |
0 |
0 |
T167 |
427 |
0 |
0 |
0 |
T193 |
703 |
0 |
0 |
0 |
T314 |
779 |
0 |
0 |
0 |
T362 |
0 |
1 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
198 |
0 |
0 |
T6 |
22574 |
0 |
0 |
0 |
T16 |
50775 |
1 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T63 |
97248 |
0 |
0 |
0 |
T69 |
110870 |
0 |
0 |
0 |
T103 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T141 |
179220 |
0 |
0 |
0 |
T150 |
41304 |
0 |
0 |
0 |
T156 |
93504 |
0 |
0 |
0 |
T167 |
21255 |
0 |
0 |
0 |
T193 |
41160 |
0 |
0 |
0 |
T314 |
66345 |
0 |
0 |
0 |
T362 |
0 |
1 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T17,T51 |
1 | 0 | Covered | T16,T17,T51 |
1 | 1 | Covered | T17,T47,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T17,T51 |
1 | 0 | Covered | T17,T47,T52 |
1 | 1 | Covered | T16,T17,T51 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
198 |
0 |
0 |
T6 |
22574 |
0 |
0 |
0 |
T16 |
50775 |
1 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T63 |
97248 |
0 |
0 |
0 |
T69 |
110870 |
0 |
0 |
0 |
T103 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T141 |
179220 |
0 |
0 |
0 |
T150 |
41304 |
0 |
0 |
0 |
T156 |
93504 |
0 |
0 |
0 |
T167 |
21255 |
0 |
0 |
0 |
T193 |
41160 |
0 |
0 |
0 |
T314 |
66345 |
0 |
0 |
0 |
T362 |
0 |
1 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
198 |
0 |
0 |
T6 |
415 |
0 |
0 |
0 |
T16 |
1379 |
1 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T63 |
1049 |
0 |
0 |
0 |
T69 |
1106 |
0 |
0 |
0 |
T103 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T141 |
15487 |
0 |
0 |
0 |
T150 |
600 |
0 |
0 |
0 |
T156 |
1785 |
0 |
0 |
0 |
T167 |
427 |
0 |
0 |
0 |
T193 |
703 |
0 |
0 |
0 |
T314 |
779 |
0 |
0 |
0 |
T362 |
0 |
1 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
187 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
9 |
0 |
0 |
T331 |
6153 |
10 |
0 |
0 |
T332 |
5667 |
10 |
0 |
0 |
T333 |
2608 |
10 |
0 |
0 |
T334 |
3199 |
9 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
187 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
9 |
0 |
0 |
T331 |
702771 |
10 |
0 |
0 |
T332 |
614750 |
10 |
0 |
0 |
T333 |
278512 |
10 |
0 |
0 |
T334 |
350697 |
9 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
187 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
9 |
0 |
0 |
T331 |
702771 |
10 |
0 |
0 |
T332 |
614750 |
10 |
0 |
0 |
T333 |
278512 |
10 |
0 |
0 |
T334 |
350697 |
9 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
187 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
9 |
0 |
0 |
T331 |
6153 |
10 |
0 |
0 |
T332 |
5667 |
10 |
0 |
0 |
T333 |
2608 |
10 |
0 |
0 |
T334 |
3199 |
9 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
160 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
15 |
0 |
0 |
T331 |
6153 |
12 |
0 |
0 |
T332 |
5667 |
5 |
0 |
0 |
T333 |
2608 |
9 |
0 |
0 |
T334 |
3199 |
2 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
161 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
15 |
0 |
0 |
T331 |
702771 |
12 |
0 |
0 |
T332 |
614750 |
5 |
0 |
0 |
T333 |
278512 |
9 |
0 |
0 |
T334 |
350697 |
2 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
161 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
15 |
0 |
0 |
T331 |
702771 |
12 |
0 |
0 |
T332 |
614750 |
5 |
0 |
0 |
T333 |
278512 |
9 |
0 |
0 |
T334 |
350697 |
2 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
161 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
15 |
0 |
0 |
T331 |
6153 |
12 |
0 |
0 |
T332 |
5667 |
5 |
0 |
0 |
T333 |
2608 |
9 |
0 |
0 |
T334 |
3199 |
2 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
176 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
9 |
0 |
0 |
T331 |
6153 |
7 |
0 |
0 |
T332 |
5667 |
11 |
0 |
0 |
T333 |
2608 |
6 |
0 |
0 |
T334 |
3199 |
3 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
176 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
9 |
0 |
0 |
T331 |
702771 |
7 |
0 |
0 |
T332 |
614750 |
11 |
0 |
0 |
T333 |
278512 |
6 |
0 |
0 |
T334 |
350697 |
3 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
176 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
9 |
0 |
0 |
T331 |
702771 |
7 |
0 |
0 |
T332 |
614750 |
11 |
0 |
0 |
T333 |
278512 |
6 |
0 |
0 |
T334 |
350697 |
3 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
176 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
9 |
0 |
0 |
T331 |
6153 |
7 |
0 |
0 |
T332 |
5667 |
11 |
0 |
0 |
T333 |
2608 |
6 |
0 |
0 |
T334 |
3199 |
3 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T44,T46,T361 |
1 | 0 | Covered | T44,T46,T361 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T44,T46,T361 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T44,T46,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
181 |
0 |
0 |
T46 |
667 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T330 |
0 |
21 |
0 |
0 |
T331 |
0 |
13 |
0 |
0 |
T332 |
0 |
7 |
0 |
0 |
T333 |
0 |
4 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T632 |
4543 |
0 |
0 |
0 |
T633 |
510 |
0 |
0 |
0 |
T634 |
720 |
0 |
0 |
0 |
T635 |
1522 |
0 |
0 |
0 |
T636 |
3935 |
0 |
0 |
0 |
T637 |
406 |
0 |
0 |
0 |
T638 |
929 |
0 |
0 |
0 |
T639 |
824 |
0 |
0 |
0 |
T640 |
338 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
183 |
0 |
0 |
T38 |
36999 |
0 |
0 |
0 |
T44 |
31107 |
1 |
0 |
0 |
T45 |
10068 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T116 |
276949 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T181 |
57508 |
0 |
0 |
0 |
T232 |
451472 |
0 |
0 |
0 |
T330 |
0 |
21 |
0 |
0 |
T331 |
0 |
13 |
0 |
0 |
T333 |
0 |
4 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T391 |
71782 |
0 |
0 |
0 |
T392 |
15397 |
0 |
0 |
0 |
T393 |
21439 |
0 |
0 |
0 |
T394 |
36477 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T44,T46,T132 |
1 | 0 | Covered | T46,T132,T142 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T44,T46,T132 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T44,T46,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
182 |
0 |
0 |
T38 |
36999 |
0 |
0 |
0 |
T44 |
31107 |
1 |
0 |
0 |
T45 |
10068 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T116 |
276949 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T181 |
57508 |
0 |
0 |
0 |
T232 |
451472 |
0 |
0 |
0 |
T330 |
0 |
21 |
0 |
0 |
T331 |
0 |
13 |
0 |
0 |
T333 |
0 |
4 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T391 |
71782 |
0 |
0 |
0 |
T392 |
15397 |
0 |
0 |
0 |
T393 |
21439 |
0 |
0 |
0 |
T394 |
36477 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
182 |
0 |
0 |
T38 |
570 |
0 |
0 |
0 |
T44 |
655 |
1 |
0 |
0 |
T45 |
301 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T116 |
2479 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T181 |
681 |
0 |
0 |
0 |
T232 |
8596 |
0 |
0 |
0 |
T330 |
0 |
21 |
0 |
0 |
T331 |
0 |
13 |
0 |
0 |
T333 |
0 |
4 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T391 |
1790 |
0 |
0 |
0 |
T392 |
356 |
0 |
0 |
0 |
T393 |
457 |
0 |
0 |
0 |
T394 |
1184 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
200 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
17 |
0 |
0 |
T331 |
6153 |
22 |
0 |
0 |
T332 |
5667 |
9 |
0 |
0 |
T333 |
2608 |
8 |
0 |
0 |
T334 |
3199 |
10 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
200 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
17 |
0 |
0 |
T331 |
702771 |
22 |
0 |
0 |
T332 |
614750 |
9 |
0 |
0 |
T333 |
278512 |
8 |
0 |
0 |
T334 |
350697 |
10 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T333,T330,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T132,T142,T127 |
1 | 0 | Covered | T333,T330,T334 |
1 | 1 | Covered | T132,T142,T127 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
200 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
17 |
0 |
0 |
T331 |
702771 |
22 |
0 |
0 |
T332 |
614750 |
9 |
0 |
0 |
T333 |
278512 |
8 |
0 |
0 |
T334 |
350697 |
10 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
200 |
0 |
0 |
T142 |
604 |
1 |
0 |
0 |
T330 |
5802 |
17 |
0 |
0 |
T331 |
6153 |
22 |
0 |
0 |
T332 |
5667 |
9 |
0 |
0 |
T333 |
2608 |
8 |
0 |
0 |
T334 |
3199 |
10 |
0 |
0 |
T335 |
7519 |
1 |
0 |
0 |
T363 |
7697 |
1 |
0 |
0 |
T364 |
651 |
1 |
0 |
0 |
T365 |
3102 |
8 |
0 |
0 |