Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.32 94.12 89.29 100.00 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 744571596 3083 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 744571596 3083 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 744571596 3083 0 0
T1 821864 10 0 0
T2 601188 1 0 0
T3 105317 1 0 0
T4 115908 24 0 0
T5 811544 0 0 0
T15 625072 1 0 0
T31 172470 2 0 0
T41 120831 0 0 0
T44 124833 0 0 0
T53 671223 4 0 0
T62 303794 3 0 0
T87 373413 1 0 0
T88 145329 2 0 0
T140 611003 0 0 0
T164 66456 8 0 0
T165 254531 0 0 0
T166 0 5 0 0
T167 0 5 0 0
T246 0 4 0 0
T267 0 4 0 0
T268 0 4 0 0
T269 152316 0 0 0
T270 213339 0 0 0
T271 134052 0 0 0
T272 140381 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 744571596 3083 0 0
T1 821864 10 0 0
T2 601188 1 0 0
T3 105317 1 0 0
T4 115908 24 0 0
T5 811544 0 0 0
T15 625072 1 0 0
T31 172470 2 0 0
T41 120831 0 0 0
T44 124833 0 0 0
T53 671223 4 0 0
T62 303794 3 0 0
T87 373413 1 0 0
T88 145329 2 0 0
T140 611003 0 0 0
T164 66456 8 0 0
T165 254531 0 0 0
T166 0 5 0 0
T167 0 5 0 0
T246 0 4 0 0
T267 0 4 0 0
T268 0 4 0 0
T269 152316 0 0 0
T270 213339 0 0 0
T271 134052 0 0 0
T272 140381 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 372285798 30 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 372285798 30 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 372285798 30 0 0
T5 811544 0 0 0
T41 120831 0 0 0
T44 124833 0 0 0
T140 611003 0 0 0
T164 66456 8 0 0
T165 254531 0 0 0
T166 0 5 0 0
T167 0 5 0 0
T246 0 4 0 0
T267 0 4 0 0
T268 0 4 0 0
T269 152316 0 0 0
T270 213339 0 0 0
T271 134052 0 0 0
T272 140381 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 372285798 30 0 0
T5 811544 0 0 0
T41 120831 0 0 0
T44 124833 0 0 0
T140 611003 0 0 0
T164 66456 8 0 0
T165 254531 0 0 0
T166 0 5 0 0
T167 0 5 0 0
T246 0 4 0 0
T267 0 4 0 0
T268 0 4 0 0
T269 152316 0 0 0
T270 213339 0 0 0
T271 134052 0 0 0
T272 140381 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 372285798 3053 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 372285798 3053 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 372285798 3053 0 0
T1 821864 10 0 0
T2 601188 1 0 0
T3 105317 1 0 0
T4 115908 24 0 0
T15 625072 1 0 0
T31 172470 2 0 0
T53 671223 4 0 0
T62 303794 3 0 0
T87 373413 1 0 0
T88 145329 2 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 372285798 3053 0 0
T1 821864 10 0 0
T2 601188 1 0 0
T3 105317 1 0 0
T4 115908 24 0 0
T15 625072 1 0 0
T31 172470 2 0 0
T53 671223 4 0 0
T62 303794 3 0 0
T87 373413 1 0 0
T88 145329 2 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%