Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T12,T24,T49 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T12,T24,T49 |
1 | 1 | Covered | T12,T24,T49 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T12,T24,T49 |
1 | - | Covered | T12,T24,T49 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T12,T24,T49 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T12,T24,T49 |
1 | 1 | Covered | T12,T24,T49 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T12,T24,T49 |
0 |
0 |
1 |
Covered |
T12,T24,T49 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T12,T24,T49 |
0 |
0 |
1 |
Covered |
T12,T24,T49 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
71687 |
0 |
0 |
T12 |
30950 |
848 |
0 |
0 |
T24 |
0 |
743 |
0 |
0 |
T42 |
101732 |
0 |
0 |
0 |
T43 |
101745 |
0 |
0 |
0 |
T49 |
0 |
677 |
0 |
0 |
T105 |
41251 |
0 |
0 |
0 |
T106 |
19734 |
0 |
0 |
0 |
T107 |
41071 |
0 |
0 |
0 |
T108 |
61190 |
0 |
0 |
0 |
T109 |
93277 |
0 |
0 |
0 |
T110 |
86819 |
0 |
0 |
0 |
T111 |
348201 |
0 |
0 |
0 |
T142 |
0 |
338 |
0 |
0 |
T330 |
0 |
5889 |
0 |
0 |
T331 |
0 |
6774 |
0 |
0 |
T333 |
0 |
994 |
0 |
0 |
T334 |
0 |
2369 |
0 |
0 |
T335 |
0 |
347 |
0 |
0 |
T363 |
0 |
284 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
181 |
0 |
0 |
T12 |
30950 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T42 |
101732 |
0 |
0 |
0 |
T43 |
101745 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T105 |
41251 |
0 |
0 |
0 |
T106 |
19734 |
0 |
0 |
0 |
T107 |
41071 |
0 |
0 |
0 |
T108 |
61190 |
0 |
0 |
0 |
T109 |
93277 |
0 |
0 |
0 |
T110 |
86819 |
0 |
0 |
0 |
T111 |
348201 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T330 |
0 |
14 |
0 |
0 |
T331 |
0 |
17 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
6 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T132,T366,T142 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T132,T142,T127 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
72248 |
0 |
0 |
T142 |
44430 |
343 |
0 |
0 |
T330 |
654310 |
2775 |
0 |
0 |
T331 |
702771 |
9152 |
0 |
0 |
T332 |
614750 |
3742 |
0 |
0 |
T333 |
278512 |
978 |
0 |
0 |
T334 |
350697 |
3605 |
0 |
0 |
T335 |
875270 |
297 |
0 |
0 |
T363 |
890657 |
279 |
0 |
0 |
T364 |
42386 |
326 |
0 |
0 |
T365 |
343147 |
2917 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
183 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
7 |
0 |
0 |
T331 |
702771 |
22 |
0 |
0 |
T332 |
614750 |
9 |
0 |
0 |
T333 |
278512 |
3 |
0 |
0 |
T334 |
350697 |
9 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
7 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T48,T367,T132 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T48,T132,T142 |
1 | 1 | Covered | T48,T132,T142 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T48,T132,T142 |
1 | - | Covered | T48 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T48,T132,T142 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T48,T132,T142 |
1 | 1 | Covered | T48,T132,T142 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T48,T132,T142 |
0 |
0 |
1 |
Covered |
T48,T132,T142 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T48,T132,T142 |
0 |
0 |
1 |
Covered |
T48,T132,T142 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
81610 |
0 |
0 |
T48 |
49571 |
937 |
0 |
0 |
T142 |
0 |
325 |
0 |
0 |
T188 |
271629 |
0 |
0 |
0 |
T218 |
20077 |
0 |
0 |
0 |
T290 |
41524 |
0 |
0 |
0 |
T330 |
0 |
6021 |
0 |
0 |
T331 |
0 |
5393 |
0 |
0 |
T332 |
0 |
6220 |
0 |
0 |
T333 |
0 |
328 |
0 |
0 |
T334 |
0 |
2071 |
0 |
0 |
T335 |
0 |
337 |
0 |
0 |
T339 |
35605 |
0 |
0 |
0 |
T358 |
89806 |
0 |
0 |
0 |
T363 |
0 |
281 |
0 |
0 |
T364 |
0 |
319 |
0 |
0 |
T368 |
35878 |
0 |
0 |
0 |
T369 |
23445 |
0 |
0 |
0 |
T370 |
150609 |
0 |
0 |
0 |
T371 |
21662 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
203 |
0 |
0 |
T48 |
49571 |
2 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T188 |
271629 |
0 |
0 |
0 |
T218 |
20077 |
0 |
0 |
0 |
T290 |
41524 |
0 |
0 |
0 |
T330 |
0 |
14 |
0 |
0 |
T331 |
0 |
13 |
0 |
0 |
T332 |
0 |
15 |
0 |
0 |
T333 |
0 |
1 |
0 |
0 |
T334 |
0 |
5 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T339 |
35605 |
0 |
0 |
0 |
T358 |
89806 |
0 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T368 |
35878 |
0 |
0 |
0 |
T369 |
23445 |
0 |
0 |
0 |
T370 |
150609 |
0 |
0 |
0 |
T371 |
21662 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T367,T372,T132 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T132,T142,T127 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
71513 |
0 |
0 |
T142 |
44430 |
322 |
0 |
0 |
T330 |
654310 |
1559 |
0 |
0 |
T331 |
702771 |
5340 |
0 |
0 |
T332 |
614750 |
4915 |
0 |
0 |
T333 |
278512 |
1667 |
0 |
0 |
T334 |
350697 |
448 |
0 |
0 |
T335 |
875270 |
253 |
0 |
0 |
T363 |
890657 |
350 |
0 |
0 |
T364 |
42386 |
250 |
0 |
0 |
T365 |
343147 |
1298 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
182 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
4 |
0 |
0 |
T331 |
702771 |
13 |
0 |
0 |
T332 |
614750 |
12 |
0 |
0 |
T333 |
278512 |
5 |
0 |
0 |
T334 |
350697 |
1 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T372,T373 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T50,T132,T142 |
1 | 1 | Covered | T50,T132,T142 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T50,T132,T142 |
1 | - | Covered | T50 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T132,T142 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T50,T132,T142 |
1 | 1 | Covered | T50,T132,T142 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T132,T142 |
0 |
0 |
1 |
Covered |
T50,T132,T142 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T132,T142 |
0 |
0 |
1 |
Covered |
T50,T132,T142 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
68696 |
0 |
0 |
T50 |
26713 |
841 |
0 |
0 |
T142 |
0 |
272 |
0 |
0 |
T159 |
15914 |
0 |
0 |
0 |
T303 |
69342 |
0 |
0 |
0 |
T330 |
0 |
3351 |
0 |
0 |
T331 |
0 |
4381 |
0 |
0 |
T332 |
0 |
2713 |
0 |
0 |
T333 |
0 |
1387 |
0 |
0 |
T334 |
0 |
3228 |
0 |
0 |
T335 |
0 |
257 |
0 |
0 |
T363 |
0 |
300 |
0 |
0 |
T364 |
0 |
293 |
0 |
0 |
T374 |
71568 |
0 |
0 |
0 |
T375 |
19738 |
0 |
0 |
0 |
T376 |
97645 |
0 |
0 |
0 |
T377 |
52654 |
0 |
0 |
0 |
T378 |
22160 |
0 |
0 |
0 |
T379 |
24681 |
0 |
0 |
0 |
T380 |
69551 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
175 |
0 |
0 |
T50 |
26713 |
2 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T159 |
15914 |
0 |
0 |
0 |
T303 |
69342 |
0 |
0 |
0 |
T330 |
0 |
8 |
0 |
0 |
T331 |
0 |
11 |
0 |
0 |
T332 |
0 |
7 |
0 |
0 |
T333 |
0 |
4 |
0 |
0 |
T334 |
0 |
8 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T374 |
71568 |
0 |
0 |
0 |
T375 |
19738 |
0 |
0 |
0 |
T376 |
97645 |
0 |
0 |
0 |
T377 |
52654 |
0 |
0 |
0 |
T378 |
22160 |
0 |
0 |
0 |
T379 |
24681 |
0 |
0 |
0 |
T380 |
69551 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T17,T51 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T16,T17,T51 |
1 | 1 | Covered | T16,T17,T51 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T16,T17,T51 |
1 | - | Covered | T16,T17,T51 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T17,T51 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T16,T17,T51 |
1 | 1 | Covered | T16,T17,T51 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T17,T51 |
0 |
0 |
1 |
Covered |
T16,T17,T51 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T17,T51 |
0 |
0 |
1 |
Covered |
T16,T17,T51 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
83900 |
0 |
0 |
T6 |
22574 |
0 |
0 |
0 |
T16 |
50775 |
626 |
0 |
0 |
T17 |
0 |
1288 |
0 |
0 |
T47 |
0 |
1415 |
0 |
0 |
T51 |
0 |
726 |
0 |
0 |
T52 |
0 |
1432 |
0 |
0 |
T58 |
0 |
893 |
0 |
0 |
T63 |
97248 |
0 |
0 |
0 |
T69 |
110870 |
0 |
0 |
0 |
T103 |
0 |
768 |
0 |
0 |
T104 |
0 |
895 |
0 |
0 |
T141 |
179220 |
0 |
0 |
0 |
T150 |
41304 |
0 |
0 |
0 |
T156 |
93504 |
0 |
0 |
0 |
T167 |
21255 |
0 |
0 |
0 |
T193 |
41160 |
0 |
0 |
0 |
T314 |
66345 |
0 |
0 |
0 |
T362 |
0 |
727 |
0 |
0 |
T381 |
0 |
639 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
214 |
0 |
0 |
T6 |
22574 |
0 |
0 |
0 |
T16 |
50775 |
2 |
0 |
0 |
T17 |
0 |
4 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T63 |
97248 |
0 |
0 |
0 |
T69 |
110870 |
0 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T141 |
179220 |
0 |
0 |
0 |
T150 |
41304 |
0 |
0 |
0 |
T156 |
93504 |
0 |
0 |
0 |
T167 |
21255 |
0 |
0 |
0 |
T193 |
41160 |
0 |
0 |
0 |
T314 |
66345 |
0 |
0 |
0 |
T362 |
0 |
2 |
0 |
0 |
T381 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T132,T382,T142 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T132,T142,T127 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
73605 |
0 |
0 |
T142 |
44430 |
242 |
0 |
0 |
T330 |
654310 |
5612 |
0 |
0 |
T331 |
702771 |
5781 |
0 |
0 |
T332 |
614750 |
1913 |
0 |
0 |
T333 |
278512 |
675 |
0 |
0 |
T334 |
350697 |
1219 |
0 |
0 |
T335 |
875270 |
293 |
0 |
0 |
T363 |
890657 |
301 |
0 |
0 |
T364 |
42386 |
282 |
0 |
0 |
T365 |
343147 |
3612 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
186 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
13 |
0 |
0 |
T331 |
702771 |
14 |
0 |
0 |
T332 |
614750 |
5 |
0 |
0 |
T333 |
278512 |
2 |
0 |
0 |
T334 |
350697 |
3 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T372,T132,T383 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T132,T142,T127 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
75259 |
0 |
0 |
T142 |
44430 |
325 |
0 |
0 |
T330 |
654310 |
5043 |
0 |
0 |
T331 |
702771 |
1831 |
0 |
0 |
T332 |
614750 |
5044 |
0 |
0 |
T333 |
278512 |
1014 |
0 |
0 |
T334 |
350697 |
1673 |
0 |
0 |
T335 |
875270 |
280 |
0 |
0 |
T363 |
890657 |
260 |
0 |
0 |
T364 |
42386 |
338 |
0 |
0 |
T365 |
343147 |
1780 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
189 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
12 |
0 |
0 |
T331 |
702771 |
5 |
0 |
0 |
T332 |
614750 |
12 |
0 |
0 |
T333 |
278512 |
3 |
0 |
0 |
T334 |
350697 |
4 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
4 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T12,T24,T49 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T12,T24,T49 |
1 | 1 | Covered | T12,T24,T49 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T12,T24,T49 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T12,T24,T49 |
1 | 1 | Covered | T12,T24,T49 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T12,T24,T49 |
0 |
0 |
1 |
Covered |
T12,T24,T49 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T12,T24,T49 |
0 |
0 |
1 |
Covered |
T12,T24,T49 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
70092 |
0 |
0 |
T12 |
30950 |
474 |
0 |
0 |
T24 |
0 |
248 |
0 |
0 |
T42 |
101732 |
0 |
0 |
0 |
T43 |
101745 |
0 |
0 |
0 |
T49 |
0 |
302 |
0 |
0 |
T105 |
41251 |
0 |
0 |
0 |
T106 |
19734 |
0 |
0 |
0 |
T107 |
41071 |
0 |
0 |
0 |
T108 |
61190 |
0 |
0 |
0 |
T109 |
93277 |
0 |
0 |
0 |
T110 |
86819 |
0 |
0 |
0 |
T111 |
348201 |
0 |
0 |
0 |
T142 |
0 |
326 |
0 |
0 |
T330 |
0 |
5666 |
0 |
0 |
T331 |
0 |
8594 |
0 |
0 |
T333 |
0 |
1009 |
0 |
0 |
T334 |
0 |
866 |
0 |
0 |
T335 |
0 |
278 |
0 |
0 |
T363 |
0 |
249 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
177 |
0 |
0 |
T12 |
30950 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T42 |
101732 |
0 |
0 |
0 |
T43 |
101745 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T105 |
41251 |
0 |
0 |
0 |
T106 |
19734 |
0 |
0 |
0 |
T107 |
41071 |
0 |
0 |
0 |
T108 |
61190 |
0 |
0 |
0 |
T109 |
93277 |
0 |
0 |
0 |
T110 |
86819 |
0 |
0 |
0 |
T111 |
348201 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T330 |
0 |
13 |
0 |
0 |
T331 |
0 |
21 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T132,T384,T385 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
78475 |
0 |
0 |
T142 |
44430 |
327 |
0 |
0 |
T330 |
654310 |
2088 |
0 |
0 |
T331 |
702771 |
5340 |
0 |
0 |
T332 |
614750 |
6764 |
0 |
0 |
T333 |
278512 |
2727 |
0 |
0 |
T334 |
350697 |
3652 |
0 |
0 |
T335 |
875270 |
320 |
0 |
0 |
T363 |
890657 |
313 |
0 |
0 |
T364 |
42386 |
280 |
0 |
0 |
T365 |
343147 |
470 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
196 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
5 |
0 |
0 |
T331 |
702771 |
13 |
0 |
0 |
T332 |
614750 |
16 |
0 |
0 |
T333 |
278512 |
7 |
0 |
0 |
T334 |
350697 |
9 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T48,T132,T383 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T48,T132,T142 |
1 | 1 | Covered | T48,T132,T142 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T48,T132,T142 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T48,T132,T142 |
1 | 1 | Covered | T48,T132,T142 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T48,T132,T142 |
0 |
0 |
1 |
Covered |
T48,T132,T142 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T48,T132,T142 |
0 |
0 |
1 |
Covered |
T48,T132,T142 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
67675 |
0 |
0 |
T48 |
49571 |
399 |
0 |
0 |
T142 |
0 |
276 |
0 |
0 |
T188 |
271629 |
0 |
0 |
0 |
T218 |
20077 |
0 |
0 |
0 |
T290 |
41524 |
0 |
0 |
0 |
T330 |
0 |
2084 |
0 |
0 |
T331 |
0 |
3728 |
0 |
0 |
T332 |
0 |
3313 |
0 |
0 |
T333 |
0 |
3491 |
0 |
0 |
T334 |
0 |
389 |
0 |
0 |
T335 |
0 |
302 |
0 |
0 |
T339 |
35605 |
0 |
0 |
0 |
T358 |
89806 |
0 |
0 |
0 |
T363 |
0 |
291 |
0 |
0 |
T364 |
0 |
255 |
0 |
0 |
T368 |
35878 |
0 |
0 |
0 |
T369 |
23445 |
0 |
0 |
0 |
T370 |
150609 |
0 |
0 |
0 |
T371 |
21662 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
172 |
0 |
0 |
T48 |
49571 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T188 |
271629 |
0 |
0 |
0 |
T218 |
20077 |
0 |
0 |
0 |
T290 |
41524 |
0 |
0 |
0 |
T330 |
0 |
5 |
0 |
0 |
T331 |
0 |
9 |
0 |
0 |
T332 |
0 |
8 |
0 |
0 |
T333 |
0 |
9 |
0 |
0 |
T334 |
0 |
1 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T339 |
35605 |
0 |
0 |
0 |
T358 |
89806 |
0 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T368 |
35878 |
0 |
0 |
0 |
T369 |
23445 |
0 |
0 |
0 |
T370 |
150609 |
0 |
0 |
0 |
T371 |
21662 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T132,T383,T386 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
76878 |
0 |
0 |
T142 |
44430 |
255 |
0 |
0 |
T330 |
654310 |
4699 |
0 |
0 |
T331 |
702771 |
2207 |
0 |
0 |
T332 |
614750 |
4050 |
0 |
0 |
T333 |
278512 |
3987 |
0 |
0 |
T334 |
350697 |
4794 |
0 |
0 |
T335 |
875270 |
314 |
0 |
0 |
T363 |
890657 |
260 |
0 |
0 |
T364 |
42386 |
357 |
0 |
0 |
T365 |
343147 |
3267 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
194 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
11 |
0 |
0 |
T331 |
702771 |
6 |
0 |
0 |
T332 |
614750 |
10 |
0 |
0 |
T333 |
278512 |
10 |
0 |
0 |
T334 |
350697 |
12 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
8 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T132,T366 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T50,T132,T142 |
1 | 1 | Covered | T50,T132,T142 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T132,T142 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T50,T132,T142 |
1 | 1 | Covered | T50,T132,T142 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T132,T142 |
0 |
0 |
1 |
Covered |
T50,T132,T142 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T132,T142 |
0 |
0 |
1 |
Covered |
T50,T132,T142 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
80367 |
0 |
0 |
T50 |
26713 |
297 |
0 |
0 |
T142 |
0 |
254 |
0 |
0 |
T159 |
15914 |
0 |
0 |
0 |
T303 |
69342 |
0 |
0 |
0 |
T330 |
0 |
6298 |
0 |
0 |
T331 |
0 |
4034 |
0 |
0 |
T332 |
0 |
4935 |
0 |
0 |
T333 |
0 |
682 |
0 |
0 |
T334 |
0 |
3560 |
0 |
0 |
T335 |
0 |
333 |
0 |
0 |
T363 |
0 |
285 |
0 |
0 |
T364 |
0 |
348 |
0 |
0 |
T374 |
71568 |
0 |
0 |
0 |
T375 |
19738 |
0 |
0 |
0 |
T376 |
97645 |
0 |
0 |
0 |
T377 |
52654 |
0 |
0 |
0 |
T378 |
22160 |
0 |
0 |
0 |
T379 |
24681 |
0 |
0 |
0 |
T380 |
69551 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
202 |
0 |
0 |
T50 |
26713 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T159 |
15914 |
0 |
0 |
0 |
T303 |
69342 |
0 |
0 |
0 |
T330 |
0 |
15 |
0 |
0 |
T331 |
0 |
10 |
0 |
0 |
T332 |
0 |
12 |
0 |
0 |
T333 |
0 |
2 |
0 |
0 |
T334 |
0 |
9 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T374 |
71568 |
0 |
0 |
0 |
T375 |
19738 |
0 |
0 |
0 |
T376 |
97645 |
0 |
0 |
0 |
T377 |
52654 |
0 |
0 |
0 |
T378 |
22160 |
0 |
0 |
0 |
T379 |
24681 |
0 |
0 |
0 |
T380 |
69551 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T17,T51 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T16,T17,T51 |
1 | 1 | Covered | T16,T17,T51 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T17,T51 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T16,T17,T51 |
1 | 1 | Covered | T16,T17,T51 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T17,T51 |
0 |
0 |
1 |
Covered |
T16,T17,T51 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T17,T51 |
0 |
0 |
1 |
Covered |
T16,T17,T51 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
77199 |
0 |
0 |
T6 |
22574 |
0 |
0 |
0 |
T16 |
50775 |
250 |
0 |
0 |
T17 |
0 |
542 |
0 |
0 |
T47 |
0 |
670 |
0 |
0 |
T51 |
0 |
349 |
0 |
0 |
T52 |
0 |
564 |
0 |
0 |
T58 |
0 |
473 |
0 |
0 |
T63 |
97248 |
0 |
0 |
0 |
T69 |
110870 |
0 |
0 |
0 |
T103 |
0 |
271 |
0 |
0 |
T104 |
0 |
400 |
0 |
0 |
T141 |
179220 |
0 |
0 |
0 |
T150 |
41304 |
0 |
0 |
0 |
T156 |
93504 |
0 |
0 |
0 |
T167 |
21255 |
0 |
0 |
0 |
T193 |
41160 |
0 |
0 |
0 |
T314 |
66345 |
0 |
0 |
0 |
T362 |
0 |
351 |
0 |
0 |
T381 |
0 |
264 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
198 |
0 |
0 |
T6 |
22574 |
0 |
0 |
0 |
T16 |
50775 |
1 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T63 |
97248 |
0 |
0 |
0 |
T69 |
110870 |
0 |
0 |
0 |
T103 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T141 |
179220 |
0 |
0 |
0 |
T150 |
41304 |
0 |
0 |
0 |
T156 |
93504 |
0 |
0 |
0 |
T167 |
21255 |
0 |
0 |
0 |
T193 |
41160 |
0 |
0 |
0 |
T314 |
66345 |
0 |
0 |
0 |
T362 |
0 |
1 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T387,T132,T388 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
73557 |
0 |
0 |
T142 |
44430 |
298 |
0 |
0 |
T330 |
654310 |
3606 |
0 |
0 |
T331 |
702771 |
4054 |
0 |
0 |
T332 |
614750 |
3954 |
0 |
0 |
T333 |
278512 |
3990 |
0 |
0 |
T334 |
350697 |
3557 |
0 |
0 |
T335 |
875270 |
243 |
0 |
0 |
T363 |
890657 |
247 |
0 |
0 |
T364 |
42386 |
335 |
0 |
0 |
T365 |
343147 |
2594 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
187 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
9 |
0 |
0 |
T331 |
702771 |
10 |
0 |
0 |
T332 |
614750 |
10 |
0 |
0 |
T333 |
278512 |
10 |
0 |
0 |
T334 |
350697 |
9 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T122,T132,T389 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
63499 |
0 |
0 |
T142 |
44430 |
347 |
0 |
0 |
T330 |
654310 |
6230 |
0 |
0 |
T331 |
702771 |
4955 |
0 |
0 |
T332 |
614750 |
1849 |
0 |
0 |
T333 |
278512 |
3466 |
0 |
0 |
T334 |
350697 |
942 |
0 |
0 |
T335 |
875270 |
289 |
0 |
0 |
T363 |
890657 |
333 |
0 |
0 |
T364 |
42386 |
300 |
0 |
0 |
T365 |
343147 |
396 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
161 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
15 |
0 |
0 |
T331 |
702771 |
12 |
0 |
0 |
T332 |
614750 |
5 |
0 |
0 |
T333 |
278512 |
9 |
0 |
0 |
T334 |
350697 |
2 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T390,T373,T132 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T132,T142,T127 |
1 | 1 | Covered | T132,T142,T127 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T132,T142,T127 |
0 |
0 |
1 |
Covered |
T132,T142,T127 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
69744 |
0 |
0 |
T142 |
44430 |
349 |
0 |
0 |
T330 |
654310 |
3736 |
0 |
0 |
T331 |
702771 |
2839 |
0 |
0 |
T332 |
614750 |
4637 |
0 |
0 |
T333 |
278512 |
2219 |
0 |
0 |
T334 |
350697 |
1311 |
0 |
0 |
T335 |
875270 |
252 |
0 |
0 |
T363 |
890657 |
361 |
0 |
0 |
T364 |
42386 |
290 |
0 |
0 |
T365 |
343147 |
870 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
176 |
0 |
0 |
T142 |
44430 |
1 |
0 |
0 |
T330 |
654310 |
9 |
0 |
0 |
T331 |
702771 |
7 |
0 |
0 |
T332 |
614750 |
11 |
0 |
0 |
T333 |
278512 |
6 |
0 |
0 |
T334 |
350697 |
3 |
0 |
0 |
T335 |
875270 |
1 |
0 |
0 |
T363 |
890657 |
1 |
0 |
0 |
T364 |
42386 |
1 |
0 |
0 |
T365 |
343147 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44,T46,T361 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T44,T46,T132 |
1 | 1 | Covered | T44,T46,T361 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44,T46,T132 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T44,T46,T361 |
1 | 1 | Covered | T44,T46,T132 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44,T46,T361 |
0 |
0 |
1 |
Covered |
T44,T46,T132 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44,T46,T361 |
0 |
0 |
1 |
Covered |
T44,T46,T132 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
72068 |
0 |
0 |
T38 |
36999 |
0 |
0 |
0 |
T44 |
31107 |
465 |
0 |
0 |
T45 |
10068 |
0 |
0 |
0 |
T46 |
0 |
379 |
0 |
0 |
T116 |
276949 |
0 |
0 |
0 |
T142 |
0 |
284 |
0 |
0 |
T181 |
57508 |
0 |
0 |
0 |
T232 |
451472 |
0 |
0 |
0 |
T330 |
0 |
8808 |
0 |
0 |
T331 |
0 |
5373 |
0 |
0 |
T333 |
0 |
1332 |
0 |
0 |
T334 |
0 |
947 |
0 |
0 |
T335 |
0 |
283 |
0 |
0 |
T361 |
0 |
347 |
0 |
0 |
T363 |
0 |
258 |
0 |
0 |
T391 |
71782 |
0 |
0 |
0 |
T392 |
15397 |
0 |
0 |
0 |
T393 |
21439 |
0 |
0 |
0 |
T394 |
36477 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1432058 |
1244485 |
0 |
0 |
T1 |
3896 |
3115 |
0 |
0 |
T2 |
1467 |
1306 |
0 |
0 |
T3 |
502 |
340 |
0 |
0 |
T4 |
5437 |
5024 |
0 |
0 |
T15 |
1525 |
1361 |
0 |
0 |
T31 |
877 |
714 |
0 |
0 |
T53 |
2971 |
2809 |
0 |
0 |
T62 |
1117 |
953 |
0 |
0 |
T87 |
1009 |
848 |
0 |
0 |
T88 |
583 |
419 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
182 |
0 |
0 |
T38 |
36999 |
0 |
0 |
0 |
T44 |
31107 |
1 |
0 |
0 |
T45 |
10068 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T116 |
276949 |
0 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T181 |
57508 |
0 |
0 |
0 |
T232 |
451472 |
0 |
0 |
0 |
T330 |
0 |
21 |
0 |
0 |
T331 |
0 |
13 |
0 |
0 |
T333 |
0 |
4 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T391 |
71782 |
0 |
0 |
0 |
T392 |
15397 |
0 |
0 |
0 |
T393 |
21439 |
0 |
0 |
0 |
T394 |
36477 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108809377 |
108091297 |
0 |
0 |
T1 |
247578 |
242818 |
0 |
0 |
T2 |
145002 |
144663 |
0 |
0 |
T3 |
25993 |
25646 |
0 |
0 |
T4 |
318358 |
316618 |
0 |
0 |
T15 |
150783 |
150392 |
0 |
0 |
T31 |
42486 |
42143 |
0 |
0 |
T53 |
169706 |
169335 |
0 |
0 |
T62 |
74548 |
74043 |
0 |
0 |
T87 |
100737 |
100074 |
0 |
0 |
T88 |
39872 |
39371 |
0 |
0 |