Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T46,T25 |
| 1 | 0 | Covered | T45,T46,T25 |
| 1 | 1 | Covered | T45,T46,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T46,T25 |
| 1 | 0 | Covered | T45,T46,T25 |
| 1 | 1 | Covered | T45,T46,T25 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
17026 |
0 |
0 |
| T8 |
390 |
0 |
0 |
0 |
| T14 |
58067 |
0 |
0 |
0 |
| T20 |
250612 |
0 |
0 |
0 |
| T25 |
709 |
8 |
0 |
0 |
| T26 |
0 |
8 |
0 |
0 |
| T46 |
21778 |
2 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T48 |
0 |
2 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T52 |
0 |
4 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T65 |
142078 |
0 |
0 |
0 |
| T101 |
43228 |
0 |
0 |
0 |
| T102 |
60791 |
0 |
0 |
0 |
| T107 |
1808 |
0 |
0 |
0 |
| T125 |
847 |
0 |
0 |
0 |
| T139 |
0 |
18 |
0 |
0 |
| T140 |
0 |
3 |
0 |
0 |
| T142 |
807306 |
3 |
0 |
0 |
| T163 |
457 |
0 |
0 |
0 |
| T194 |
62024 |
0 |
0 |
0 |
| T227 |
102715 |
0 |
0 |
0 |
| T264 |
39303 |
0 |
0 |
0 |
| T265 |
40307 |
0 |
0 |
0 |
| T303 |
833 |
0 |
0 |
0 |
| T332 |
0 |
3 |
0 |
0 |
| T333 |
0 |
9 |
0 |
0 |
| T334 |
0 |
6 |
0 |
0 |
| T335 |
0 |
3 |
0 |
0 |
| T361 |
0 |
6 |
0 |
0 |
| T373 |
0 |
2 |
0 |
0 |
| T374 |
0 |
2 |
0 |
0 |
| T375 |
0 |
1 |
0 |
0 |
| T376 |
893 |
0 |
0 |
0 |
| T377 |
762 |
0 |
0 |
0 |
| T378 |
810 |
0 |
0 |
0 |
| T379 |
591 |
0 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
17037 |
0 |
0 |
| T8 |
21674 |
0 |
0 |
0 |
| T14 |
58067 |
0 |
0 |
0 |
| T20 |
250612 |
0 |
0 |
0 |
| T25 |
45693 |
9 |
0 |
0 |
| T26 |
0 |
9 |
0 |
0 |
| T46 |
21778 |
2 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T48 |
0 |
2 |
0 |
0 |
| T51 |
0 |
3 |
0 |
0 |
| T52 |
0 |
4 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T65 |
142078 |
0 |
0 |
0 |
| T101 |
43228 |
0 |
0 |
0 |
| T102 |
60791 |
0 |
0 |
0 |
| T107 |
194116 |
0 |
0 |
0 |
| T125 |
39114 |
0 |
0 |
0 |
| T139 |
0 |
18 |
0 |
0 |
| T140 |
0 |
3 |
0 |
0 |
| T142 |
6944 |
3 |
0 |
0 |
| T163 |
20784 |
0 |
0 |
0 |
| T194 |
62024 |
0 |
0 |
0 |
| T227 |
102715 |
0 |
0 |
0 |
| T264 |
39303 |
0 |
0 |
0 |
| T265 |
40307 |
0 |
0 |
0 |
| T303 |
72215 |
0 |
0 |
0 |
| T332 |
0 |
3 |
0 |
0 |
| T333 |
0 |
9 |
0 |
0 |
| T334 |
0 |
6 |
0 |
0 |
| T335 |
0 |
3 |
0 |
0 |
| T336 |
0 |
1 |
0 |
0 |
| T361 |
0 |
6 |
0 |
0 |
| T373 |
0 |
2 |
0 |
0 |
| T374 |
0 |
2 |
0 |
0 |
| T375 |
0 |
1 |
0 |
0 |
| T376 |
59231 |
0 |
0 |
0 |
| T377 |
64780 |
0 |
0 |
0 |
| T378 |
70495 |
0 |
0 |
0 |
| T379 |
40676 |
0 |
0 |
0 |