Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T46,T25,T26 |
1 | 0 | Covered | T46,T25,T26 |
1 | 1 | Covered | T46,T25,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T46,T25,T26 |
1 | 0 | Covered | T46,T25,T26 |
1 | 1 | Covered | T46,T25,T26 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
334 |
0 |
0 |
T14 |
702 |
0 |
0 |
0 |
T20 |
4414 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T46 |
394 |
2 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T65 |
11332 |
0 |
0 |
0 |
T101 |
514 |
0 |
0 |
0 |
T102 |
789 |
0 |
0 |
0 |
T139 |
0 |
9 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T194 |
864 |
0 |
0 |
0 |
T227 |
1046 |
0 |
0 |
0 |
T264 |
568 |
0 |
0 |
0 |
T265 |
552 |
0 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
335 |
0 |
0 |
T14 |
57365 |
0 |
0 |
0 |
T20 |
246198 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T46 |
21384 |
3 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T65 |
130746 |
0 |
0 |
0 |
T101 |
42714 |
0 |
0 |
0 |
T102 |
60002 |
0 |
0 |
0 |
T139 |
0 |
9 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T194 |
61160 |
0 |
0 |
0 |
T227 |
101669 |
0 |
0 |
0 |
T264 |
38735 |
0 |
0 |
0 |
T265 |
39755 |
0 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T46,T25,T26 |
1 | 0 | Covered | T46,T25,T26 |
1 | 1 | Covered | T46,T25,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T46,T25,T26 |
1 | 0 | Covered | T46,T25,T26 |
1 | 1 | Covered | T46,T25,T26 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
334 |
0 |
0 |
T14 |
57365 |
0 |
0 |
0 |
T20 |
246198 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T46 |
21384 |
2 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T65 |
130746 |
0 |
0 |
0 |
T101 |
42714 |
0 |
0 |
0 |
T102 |
60002 |
0 |
0 |
0 |
T139 |
0 |
9 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T194 |
61160 |
0 |
0 |
0 |
T227 |
101669 |
0 |
0 |
0 |
T264 |
38735 |
0 |
0 |
0 |
T265 |
39755 |
0 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
334 |
0 |
0 |
T14 |
702 |
0 |
0 |
0 |
T20 |
4414 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T46 |
394 |
2 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T65 |
11332 |
0 |
0 |
0 |
T101 |
514 |
0 |
0 |
0 |
T102 |
789 |
0 |
0 |
0 |
T139 |
0 |
9 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T194 |
864 |
0 |
0 |
0 |
T227 |
1046 |
0 |
0 |
0 |
T264 |
568 |
0 |
0 |
0 |
T265 |
552 |
0 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
346 |
0 |
0 |
T139 |
3052 |
2 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
10 |
0 |
0 |
T333 |
3123 |
3 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
346 |
0 |
0 |
T139 |
324281 |
2 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
10 |
0 |
0 |
T333 |
349438 |
3 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
346 |
0 |
0 |
T139 |
324281 |
2 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
10 |
0 |
0 |
T333 |
349438 |
3 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
346 |
0 |
0 |
T139 |
3052 |
2 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
10 |
0 |
0 |
T333 |
3123 |
3 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T45,T142,T139 |
1 | 0 | Covered | T45,T142,T139 |
1 | 1 | Covered | T45,T139,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T45,T142,T139 |
1 | 0 | Covered | T45,T139,T334 |
1 | 1 | Covered | T45,T142,T139 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
306 |
0 |
0 |
T45 |
793 |
2 |
0 |
0 |
T46 |
394 |
0 |
0 |
0 |
T69 |
2272 |
0 |
0 |
0 |
T96 |
1172 |
0 |
0 |
0 |
T97 |
3849 |
0 |
0 |
0 |
T98 |
791 |
0 |
0 |
0 |
T99 |
4818 |
0 |
0 |
0 |
T100 |
335 |
0 |
0 |
0 |
T101 |
514 |
0 |
0 |
0 |
T102 |
789 |
0 |
0 |
0 |
T139 |
0 |
2 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T332 |
0 |
6 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
307 |
0 |
0 |
T45 |
44991 |
3 |
0 |
0 |
T46 |
21384 |
0 |
0 |
0 |
T69 |
242064 |
0 |
0 |
0 |
T96 |
54515 |
0 |
0 |
0 |
T97 |
241798 |
0 |
0 |
0 |
T98 |
65914 |
0 |
0 |
0 |
T99 |
363667 |
0 |
0 |
0 |
T100 |
15533 |
0 |
0 |
0 |
T101 |
42714 |
0 |
0 |
0 |
T102 |
60002 |
0 |
0 |
0 |
T139 |
0 |
2 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T332 |
0 |
6 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T45,T142,T139 |
1 | 0 | Covered | T45,T142,T139 |
1 | 1 | Covered | T45,T139,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T45,T142,T139 |
1 | 0 | Covered | T45,T139,T334 |
1 | 1 | Covered | T45,T142,T139 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
306 |
0 |
0 |
T45 |
44991 |
2 |
0 |
0 |
T46 |
21384 |
0 |
0 |
0 |
T69 |
242064 |
0 |
0 |
0 |
T96 |
54515 |
0 |
0 |
0 |
T97 |
241798 |
0 |
0 |
0 |
T98 |
65914 |
0 |
0 |
0 |
T99 |
363667 |
0 |
0 |
0 |
T100 |
15533 |
0 |
0 |
0 |
T101 |
42714 |
0 |
0 |
0 |
T102 |
60002 |
0 |
0 |
0 |
T139 |
0 |
2 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T332 |
0 |
6 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
306 |
0 |
0 |
T45 |
793 |
2 |
0 |
0 |
T46 |
394 |
0 |
0 |
0 |
T69 |
2272 |
0 |
0 |
0 |
T96 |
1172 |
0 |
0 |
0 |
T97 |
3849 |
0 |
0 |
0 |
T98 |
791 |
0 |
0 |
0 |
T99 |
4818 |
0 |
0 |
0 |
T100 |
335 |
0 |
0 |
0 |
T101 |
514 |
0 |
0 |
0 |
T102 |
789 |
0 |
0 |
0 |
T139 |
0 |
2 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T332 |
0 |
6 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T142,T139 |
1 | 0 | Covered | T50,T142,T139 |
1 | 1 | Covered | T50,T139,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T142,T139 |
1 | 0 | Covered | T50,T139,T334 |
1 | 1 | Covered | T50,T142,T139 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
341 |
0 |
0 |
T50 |
451 |
2 |
0 |
0 |
T137 |
1099 |
0 |
0 |
0 |
T139 |
0 |
5 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T150 |
50807 |
0 |
0 |
0 |
T260 |
598 |
0 |
0 |
0 |
T283 |
1628 |
0 |
0 |
0 |
T332 |
0 |
9 |
0 |
0 |
T333 |
0 |
11 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T381 |
741 |
0 |
0 |
0 |
T382 |
723 |
0 |
0 |
0 |
T383 |
1440 |
0 |
0 |
0 |
T384 |
3186 |
0 |
0 |
0 |
T385 |
448 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
343 |
0 |
0 |
T50 |
28044 |
3 |
0 |
0 |
T137 |
41489 |
0 |
0 |
0 |
T139 |
0 |
5 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T150 |
125234 |
0 |
0 |
0 |
T260 |
46730 |
0 |
0 |
0 |
T283 |
92002 |
0 |
0 |
0 |
T332 |
0 |
9 |
0 |
0 |
T333 |
0 |
11 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T381 |
41810 |
0 |
0 |
0 |
T382 |
54329 |
0 |
0 |
0 |
T383 |
144861 |
0 |
0 |
0 |
T384 |
365129 |
0 |
0 |
0 |
T385 |
24813 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T142,T139 |
1 | 0 | Covered | T50,T142,T139 |
1 | 1 | Covered | T50,T139,T334 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T142,T139 |
1 | 0 | Covered | T50,T139,T334 |
1 | 1 | Covered | T50,T142,T139 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
342 |
0 |
0 |
T50 |
28044 |
2 |
0 |
0 |
T137 |
41489 |
0 |
0 |
0 |
T139 |
0 |
5 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T150 |
125234 |
0 |
0 |
0 |
T260 |
46730 |
0 |
0 |
0 |
T283 |
92002 |
0 |
0 |
0 |
T332 |
0 |
9 |
0 |
0 |
T333 |
0 |
11 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T381 |
41810 |
0 |
0 |
0 |
T382 |
54329 |
0 |
0 |
0 |
T383 |
144861 |
0 |
0 |
0 |
T384 |
365129 |
0 |
0 |
0 |
T385 |
24813 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
342 |
0 |
0 |
T50 |
451 |
2 |
0 |
0 |
T137 |
1099 |
0 |
0 |
0 |
T139 |
0 |
5 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T150 |
50807 |
0 |
0 |
0 |
T260 |
598 |
0 |
0 |
0 |
T283 |
1628 |
0 |
0 |
0 |
T332 |
0 |
9 |
0 |
0 |
T333 |
0 |
11 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T381 |
741 |
0 |
0 |
0 |
T382 |
723 |
0 |
0 |
0 |
T383 |
1440 |
0 |
0 |
0 |
T384 |
3186 |
0 |
0 |
0 |
T385 |
448 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
357 |
0 |
0 |
T139 |
3052 |
4 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
15 |
0 |
0 |
T333 |
3123 |
3 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
357 |
0 |
0 |
T139 |
324281 |
4 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
15 |
0 |
0 |
T333 |
349438 |
3 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
357 |
0 |
0 |
T139 |
324281 |
4 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
15 |
0 |
0 |
T333 |
349438 |
3 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
357 |
0 |
0 |
T139 |
3052 |
4 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
15 |
0 |
0 |
T333 |
3123 |
3 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T48,T52 |
1 | 0 | Covered | T47,T48,T52 |
1 | 1 | Covered | T47,T48,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T48,T52 |
1 | 0 | Covered | T47,T48,T52 |
1 | 1 | Covered | T47,T48,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
365 |
0 |
0 |
T47 |
4306 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T139 |
0 |
8 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T204 |
9728 |
0 |
0 |
0 |
T343 |
808 |
0 |
0 |
0 |
T373 |
0 |
2 |
0 |
0 |
T374 |
0 |
2 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T388 |
1144 |
0 |
0 |
0 |
T389 |
1126 |
0 |
0 |
0 |
T390 |
811 |
0 |
0 |
0 |
T391 |
1062 |
0 |
0 |
0 |
T392 |
650 |
0 |
0 |
0 |
T393 |
3578 |
0 |
0 |
0 |
T394 |
866 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
365 |
0 |
0 |
T47 |
125516 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T139 |
0 |
8 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T204 |
101639 |
0 |
0 |
0 |
T343 |
66717 |
0 |
0 |
0 |
T373 |
0 |
2 |
0 |
0 |
T374 |
0 |
2 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T388 |
78729 |
0 |
0 |
0 |
T389 |
106526 |
0 |
0 |
0 |
T390 |
66607 |
0 |
0 |
0 |
T391 |
89776 |
0 |
0 |
0 |
T392 |
34368 |
0 |
0 |
0 |
T393 |
48582 |
0 |
0 |
0 |
T394 |
60439 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T48,T52 |
1 | 0 | Covered | T47,T48,T52 |
1 | 1 | Covered | T47,T48,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T48,T52 |
1 | 0 | Covered | T47,T48,T52 |
1 | 1 | Covered | T47,T48,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
365 |
0 |
0 |
T47 |
125516 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T139 |
0 |
8 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T204 |
101639 |
0 |
0 |
0 |
T343 |
66717 |
0 |
0 |
0 |
T373 |
0 |
2 |
0 |
0 |
T374 |
0 |
2 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T388 |
78729 |
0 |
0 |
0 |
T389 |
106526 |
0 |
0 |
0 |
T390 |
66607 |
0 |
0 |
0 |
T391 |
89776 |
0 |
0 |
0 |
T392 |
34368 |
0 |
0 |
0 |
T393 |
48582 |
0 |
0 |
0 |
T394 |
60439 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
365 |
0 |
0 |
T47 |
4306 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T139 |
0 |
8 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T204 |
9728 |
0 |
0 |
0 |
T343 |
808 |
0 |
0 |
0 |
T373 |
0 |
2 |
0 |
0 |
T374 |
0 |
2 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T388 |
1144 |
0 |
0 |
0 |
T389 |
1126 |
0 |
0 |
0 |
T390 |
811 |
0 |
0 |
0 |
T391 |
1062 |
0 |
0 |
0 |
T392 |
650 |
0 |
0 |
0 |
T393 |
3578 |
0 |
0 |
0 |
T394 |
866 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
353 |
0 |
0 |
T139 |
3052 |
8 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
14 |
0 |
0 |
T333 |
3123 |
6 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
353 |
0 |
0 |
T139 |
324281 |
8 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
14 |
0 |
0 |
T333 |
349438 |
6 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
353 |
0 |
0 |
T139 |
324281 |
8 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
14 |
0 |
0 |
T333 |
349438 |
6 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
353 |
0 |
0 |
T139 |
3052 |
8 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
14 |
0 |
0 |
T333 |
3123 |
6 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
339 |
0 |
0 |
T139 |
3052 |
2 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
11 |
0 |
0 |
T333 |
3123 |
4 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
340 |
0 |
0 |
T139 |
324281 |
2 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
11 |
0 |
0 |
T333 |
349438 |
4 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
340 |
0 |
0 |
T139 |
324281 |
2 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
11 |
0 |
0 |
T333 |
349438 |
4 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
340 |
0 |
0 |
T139 |
3052 |
2 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
11 |
0 |
0 |
T333 |
3123 |
4 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T46,T25,T26 |
1 | 0 | Covered | T46,T25,T26 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T46,T25,T26 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T46,T25,T26 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
345 |
0 |
0 |
T14 |
702 |
0 |
0 |
0 |
T20 |
4414 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T46 |
394 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T65 |
11332 |
0 |
0 |
0 |
T101 |
514 |
0 |
0 |
0 |
T102 |
789 |
0 |
0 |
0 |
T139 |
0 |
8 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T194 |
864 |
0 |
0 |
0 |
T227 |
1046 |
0 |
0 |
0 |
T264 |
568 |
0 |
0 |
0 |
T265 |
552 |
0 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
345 |
0 |
0 |
T14 |
57365 |
0 |
0 |
0 |
T20 |
246198 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T46 |
21384 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T65 |
130746 |
0 |
0 |
0 |
T101 |
42714 |
0 |
0 |
0 |
T102 |
60002 |
0 |
0 |
0 |
T139 |
0 |
8 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T194 |
61160 |
0 |
0 |
0 |
T227 |
101669 |
0 |
0 |
0 |
T264 |
38735 |
0 |
0 |
0 |
T265 |
39755 |
0 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T46,T25,T26 |
1 | 0 | Covered | T46,T25,T26 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T46,T25,T26 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T46,T25,T26 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
345 |
0 |
0 |
T14 |
57365 |
0 |
0 |
0 |
T20 |
246198 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T46 |
21384 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T65 |
130746 |
0 |
0 |
0 |
T101 |
42714 |
0 |
0 |
0 |
T102 |
60002 |
0 |
0 |
0 |
T139 |
0 |
8 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T194 |
61160 |
0 |
0 |
0 |
T227 |
101669 |
0 |
0 |
0 |
T264 |
38735 |
0 |
0 |
0 |
T265 |
39755 |
0 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
345 |
0 |
0 |
T14 |
702 |
0 |
0 |
0 |
T20 |
4414 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T46 |
394 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T65 |
11332 |
0 |
0 |
0 |
T101 |
514 |
0 |
0 |
0 |
T102 |
789 |
0 |
0 |
0 |
T139 |
0 |
8 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T194 |
864 |
0 |
0 |
0 |
T227 |
1046 |
0 |
0 |
0 |
T264 |
568 |
0 |
0 |
0 |
T265 |
552 |
0 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
333 |
0 |
0 |
T139 |
3052 |
2 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
3 |
0 |
0 |
T333 |
3123 |
9 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
333 |
0 |
0 |
T139 |
324281 |
2 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
3 |
0 |
0 |
T333 |
349438 |
9 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
333 |
0 |
0 |
T139 |
324281 |
2 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
3 |
0 |
0 |
T333 |
349438 |
9 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
333 |
0 |
0 |
T139 |
3052 |
2 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
3 |
0 |
0 |
T333 |
3123 |
9 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T45,T142,T139 |
1 | 0 | Covered | T45,T142,T139 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T45,T142,T139 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T45,T142,T139 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
394 |
0 |
0 |
T45 |
793 |
1 |
0 |
0 |
T46 |
394 |
0 |
0 |
0 |
T69 |
2272 |
0 |
0 |
0 |
T96 |
1172 |
0 |
0 |
0 |
T97 |
3849 |
0 |
0 |
0 |
T98 |
791 |
0 |
0 |
0 |
T99 |
4818 |
0 |
0 |
0 |
T100 |
335 |
0 |
0 |
0 |
T101 |
514 |
0 |
0 |
0 |
T102 |
789 |
0 |
0 |
0 |
T139 |
0 |
8 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T332 |
0 |
20 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
394 |
0 |
0 |
T45 |
44991 |
1 |
0 |
0 |
T46 |
21384 |
0 |
0 |
0 |
T69 |
242064 |
0 |
0 |
0 |
T96 |
54515 |
0 |
0 |
0 |
T97 |
241798 |
0 |
0 |
0 |
T98 |
65914 |
0 |
0 |
0 |
T99 |
363667 |
0 |
0 |
0 |
T100 |
15533 |
0 |
0 |
0 |
T101 |
42714 |
0 |
0 |
0 |
T102 |
60002 |
0 |
0 |
0 |
T139 |
0 |
8 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T332 |
0 |
20 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T45,T142,T139 |
1 | 0 | Covered | T45,T142,T139 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T45,T142,T139 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T45,T142,T139 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
394 |
0 |
0 |
T45 |
44991 |
1 |
0 |
0 |
T46 |
21384 |
0 |
0 |
0 |
T69 |
242064 |
0 |
0 |
0 |
T96 |
54515 |
0 |
0 |
0 |
T97 |
241798 |
0 |
0 |
0 |
T98 |
65914 |
0 |
0 |
0 |
T99 |
363667 |
0 |
0 |
0 |
T100 |
15533 |
0 |
0 |
0 |
T101 |
42714 |
0 |
0 |
0 |
T102 |
60002 |
0 |
0 |
0 |
T139 |
0 |
8 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T332 |
0 |
20 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
394 |
0 |
0 |
T45 |
793 |
1 |
0 |
0 |
T46 |
394 |
0 |
0 |
0 |
T69 |
2272 |
0 |
0 |
0 |
T96 |
1172 |
0 |
0 |
0 |
T97 |
3849 |
0 |
0 |
0 |
T98 |
791 |
0 |
0 |
0 |
T99 |
4818 |
0 |
0 |
0 |
T100 |
335 |
0 |
0 |
0 |
T101 |
514 |
0 |
0 |
0 |
T102 |
789 |
0 |
0 |
0 |
T139 |
0 |
8 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T332 |
0 |
20 |
0 |
0 |
T333 |
0 |
3 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T142,T139 |
1 | 0 | Covered | T50,T142,T139 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T142,T139 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T50,T142,T139 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
335 |
0 |
0 |
T50 |
451 |
1 |
0 |
0 |
T137 |
1099 |
0 |
0 |
0 |
T139 |
0 |
6 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T150 |
50807 |
0 |
0 |
0 |
T260 |
598 |
0 |
0 |
0 |
T283 |
1628 |
0 |
0 |
0 |
T332 |
0 |
4 |
0 |
0 |
T333 |
0 |
7 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T381 |
741 |
0 |
0 |
0 |
T382 |
723 |
0 |
0 |
0 |
T383 |
1440 |
0 |
0 |
0 |
T384 |
3186 |
0 |
0 |
0 |
T385 |
448 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
335 |
0 |
0 |
T50 |
28044 |
1 |
0 |
0 |
T137 |
41489 |
0 |
0 |
0 |
T139 |
0 |
6 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T150 |
125234 |
0 |
0 |
0 |
T260 |
46730 |
0 |
0 |
0 |
T283 |
92002 |
0 |
0 |
0 |
T332 |
0 |
4 |
0 |
0 |
T333 |
0 |
7 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T381 |
41810 |
0 |
0 |
0 |
T382 |
54329 |
0 |
0 |
0 |
T383 |
144861 |
0 |
0 |
0 |
T384 |
365129 |
0 |
0 |
0 |
T385 |
24813 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T142,T139 |
1 | 0 | Covered | T50,T142,T139 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T142,T139 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T50,T142,T139 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
335 |
0 |
0 |
T50 |
28044 |
1 |
0 |
0 |
T137 |
41489 |
0 |
0 |
0 |
T139 |
0 |
6 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T150 |
125234 |
0 |
0 |
0 |
T260 |
46730 |
0 |
0 |
0 |
T283 |
92002 |
0 |
0 |
0 |
T332 |
0 |
4 |
0 |
0 |
T333 |
0 |
7 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T381 |
41810 |
0 |
0 |
0 |
T382 |
54329 |
0 |
0 |
0 |
T383 |
144861 |
0 |
0 |
0 |
T384 |
365129 |
0 |
0 |
0 |
T385 |
24813 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
335 |
0 |
0 |
T50 |
451 |
1 |
0 |
0 |
T137 |
1099 |
0 |
0 |
0 |
T139 |
0 |
6 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T150 |
50807 |
0 |
0 |
0 |
T260 |
598 |
0 |
0 |
0 |
T283 |
1628 |
0 |
0 |
0 |
T332 |
0 |
4 |
0 |
0 |
T333 |
0 |
7 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T381 |
741 |
0 |
0 |
0 |
T382 |
723 |
0 |
0 |
0 |
T383 |
1440 |
0 |
0 |
0 |
T384 |
3186 |
0 |
0 |
0 |
T385 |
448 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
359 |
0 |
0 |
T139 |
3052 |
2 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
7 |
0 |
0 |
T333 |
3123 |
7 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
359 |
0 |
0 |
T139 |
324281 |
2 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
7 |
0 |
0 |
T333 |
349438 |
7 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
359 |
0 |
0 |
T139 |
324281 |
2 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
7 |
0 |
0 |
T333 |
349438 |
7 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
359 |
0 |
0 |
T139 |
3052 |
2 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
7 |
0 |
0 |
T333 |
3123 |
7 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T48,T52 |
1 | 0 | Covered | T47,T48,T52 |
1 | 1 | Covered | T52,T53,T54 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T48,T52 |
1 | 0 | Covered | T52,T53,T54 |
1 | 1 | Covered | T47,T48,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
356 |
0 |
0 |
T47 |
4306 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T139 |
0 |
3 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T204 |
9728 |
0 |
0 |
0 |
T343 |
808 |
0 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
1 |
0 |
0 |
T387 |
0 |
1 |
0 |
0 |
T388 |
1144 |
0 |
0 |
0 |
T389 |
1126 |
0 |
0 |
0 |
T390 |
811 |
0 |
0 |
0 |
T391 |
1062 |
0 |
0 |
0 |
T392 |
650 |
0 |
0 |
0 |
T393 |
3578 |
0 |
0 |
0 |
T394 |
866 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
356 |
0 |
0 |
T47 |
125516 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T139 |
0 |
3 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T204 |
101639 |
0 |
0 |
0 |
T343 |
66717 |
0 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
1 |
0 |
0 |
T387 |
0 |
1 |
0 |
0 |
T388 |
78729 |
0 |
0 |
0 |
T389 |
106526 |
0 |
0 |
0 |
T390 |
66607 |
0 |
0 |
0 |
T391 |
89776 |
0 |
0 |
0 |
T392 |
34368 |
0 |
0 |
0 |
T393 |
48582 |
0 |
0 |
0 |
T394 |
60439 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T48,T52 |
1 | 0 | Covered | T47,T48,T52 |
1 | 1 | Covered | T52,T53,T54 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T48,T52 |
1 | 0 | Covered | T52,T53,T54 |
1 | 1 | Covered | T47,T48,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
356 |
0 |
0 |
T47 |
125516 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T139 |
0 |
3 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T204 |
101639 |
0 |
0 |
0 |
T343 |
66717 |
0 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
1 |
0 |
0 |
T387 |
0 |
1 |
0 |
0 |
T388 |
78729 |
0 |
0 |
0 |
T389 |
106526 |
0 |
0 |
0 |
T390 |
66607 |
0 |
0 |
0 |
T391 |
89776 |
0 |
0 |
0 |
T392 |
34368 |
0 |
0 |
0 |
T393 |
48582 |
0 |
0 |
0 |
T394 |
60439 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
356 |
0 |
0 |
T47 |
4306 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T139 |
0 |
3 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T204 |
9728 |
0 |
0 |
0 |
T343 |
808 |
0 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
1 |
0 |
0 |
T387 |
0 |
1 |
0 |
0 |
T388 |
1144 |
0 |
0 |
0 |
T389 |
1126 |
0 |
0 |
0 |
T390 |
811 |
0 |
0 |
0 |
T391 |
1062 |
0 |
0 |
0 |
T392 |
650 |
0 |
0 |
0 |
T393 |
3578 |
0 |
0 |
0 |
T394 |
866 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
371 |
0 |
0 |
T139 |
3052 |
10 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
13 |
0 |
0 |
T333 |
3123 |
16 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
371 |
0 |
0 |
T139 |
324281 |
10 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
13 |
0 |
0 |
T333 |
349438 |
16 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
371 |
0 |
0 |
T139 |
324281 |
10 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
13 |
0 |
0 |
T333 |
349438 |
16 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
371 |
0 |
0 |
T139 |
3052 |
10 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
13 |
0 |
0 |
T333 |
3123 |
16 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
343 |
0 |
0 |
T139 |
3052 |
7 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
1 |
0 |
0 |
T333 |
3123 |
7 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
343 |
0 |
0 |
T139 |
324281 |
7 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
1 |
0 |
0 |
T333 |
349438 |
7 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
343 |
0 |
0 |
T139 |
324281 |
7 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
1 |
0 |
0 |
T333 |
349438 |
7 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
343 |
0 |
0 |
T139 |
3052 |
7 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
1 |
0 |
0 |
T333 |
3123 |
7 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
341 |
0 |
0 |
T139 |
3052 |
4 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
12 |
0 |
0 |
T333 |
3123 |
3 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
342 |
0 |
0 |
T139 |
324281 |
4 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
12 |
0 |
0 |
T333 |
349438 |
3 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
341 |
0 |
0 |
T139 |
324281 |
4 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
12 |
0 |
0 |
T333 |
349438 |
3 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
341 |
0 |
0 |
T139 |
3052 |
4 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
12 |
0 |
0 |
T333 |
3123 |
3 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T64,T372,T49 |
1 | 0 | Covered | T64,T372,T49 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T64,T372,T49 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T49,T142,T139 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
347 |
0 |
0 |
T49 |
722 |
1 |
0 |
0 |
T139 |
0 |
7 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T332 |
0 |
14 |
0 |
0 |
T333 |
0 |
1 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T397 |
601 |
0 |
0 |
0 |
T398 |
1009 |
0 |
0 |
0 |
T399 |
379 |
0 |
0 |
0 |
T400 |
430 |
0 |
0 |
0 |
T401 |
8777 |
0 |
0 |
0 |
T402 |
1709 |
0 |
0 |
0 |
T403 |
1248 |
0 |
0 |
0 |
T404 |
1648 |
0 |
0 |
0 |
T405 |
1086 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
349 |
0 |
0 |
T13 |
59645 |
0 |
0 |
0 |
T45 |
44991 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T64 |
31591 |
1 |
0 |
0 |
T69 |
242064 |
0 |
0 |
0 |
T96 |
54515 |
0 |
0 |
0 |
T97 |
241798 |
0 |
0 |
0 |
T98 |
65914 |
0 |
0 |
0 |
T115 |
65225 |
0 |
0 |
0 |
T139 |
0 |
7 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T177 |
61472 |
0 |
0 |
0 |
T332 |
0 |
14 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T396 |
25753 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T142,T139 |
1 | 0 | Covered | T49,T142,T139 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T142,T139 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T49,T142,T139 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
347 |
0 |
0 |
T49 |
35932 |
1 |
0 |
0 |
T139 |
0 |
7 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T332 |
0 |
14 |
0 |
0 |
T333 |
0 |
1 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T397 |
42054 |
0 |
0 |
0 |
T398 |
69383 |
0 |
0 |
0 |
T399 |
25190 |
0 |
0 |
0 |
T400 |
16076 |
0 |
0 |
0 |
T401 |
956155 |
0 |
0 |
0 |
T402 |
61342 |
0 |
0 |
0 |
T403 |
53951 |
0 |
0 |
0 |
T404 |
108385 |
0 |
0 |
0 |
T405 |
53228 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
347 |
0 |
0 |
T49 |
722 |
1 |
0 |
0 |
T139 |
0 |
7 |
0 |
0 |
T140 |
0 |
1 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T332 |
0 |
14 |
0 |
0 |
T333 |
0 |
1 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T397 |
601 |
0 |
0 |
0 |
T398 |
1009 |
0 |
0 |
0 |
T399 |
379 |
0 |
0 |
0 |
T400 |
430 |
0 |
0 |
0 |
T401 |
8777 |
0 |
0 |
0 |
T402 |
1709 |
0 |
0 |
0 |
T403 |
1248 |
0 |
0 |
0 |
T404 |
1648 |
0 |
0 |
0 |
T405 |
1086 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
333 |
0 |
0 |
T139 |
3052 |
7 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
3 |
0 |
0 |
T333 |
3123 |
10 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
333 |
0 |
0 |
T139 |
324281 |
7 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
3 |
0 |
0 |
T333 |
349438 |
10 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T142,T139,T334 |
1 | 1 | Covered | T139,T334,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T142,T139,T334 |
1 | 0 | Covered | T139,T334,T361 |
1 | 1 | Covered | T142,T139,T334 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115943276 |
333 |
0 |
0 |
T139 |
324281 |
7 |
0 |
0 |
T140 |
41391 |
1 |
0 |
0 |
T142 |
807306 |
1 |
0 |
0 |
T332 |
701421 |
3 |
0 |
0 |
T333 |
349438 |
10 |
0 |
0 |
T334 |
128249 |
2 |
0 |
0 |
T335 |
45057 |
1 |
0 |
0 |
T336 |
49656 |
1 |
0 |
0 |
T361 |
100235 |
2 |
0 |
0 |
T375 |
45059 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1473191 |
333 |
0 |
0 |
T139 |
3052 |
7 |
0 |
0 |
T140 |
563 |
1 |
0 |
0 |
T142 |
6944 |
1 |
0 |
0 |
T332 |
6327 |
3 |
0 |
0 |
T333 |
3123 |
10 |
0 |
0 |
T334 |
10986 |
2 |
0 |
0 |
T335 |
617 |
1 |
0 |
0 |
T336 |
622 |
1 |
0 |
0 |
T361 |
1078 |
2 |
0 |
0 |
T375 |
723 |
1 |
0 |
0 |