Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T13,T47 |
| 1 | 0 | Covered | T15,T13,T47 |
| 1 | 1 | Covered | T15,T13,T47 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T13,T47 |
| 1 | 0 | Covered | T15,T13,T47 |
| 1 | 1 | Covered | T15,T13,T47 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
13380 |
0 |
0 |
| T5 |
77106 |
0 |
0 |
0 |
| T9 |
734 |
0 |
0 |
0 |
| T13 |
28680 |
4 |
0 |
0 |
| T15 |
3199 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
| T45 |
599 |
0 |
0 |
0 |
| T46 |
695 |
0 |
0 |
0 |
| T47 |
24745 |
2 |
0 |
0 |
| T48 |
241461 |
4 |
0 |
0 |
| T50 |
0 |
6 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T52 |
0 |
4 |
0 |
0 |
| T65 |
13671 |
0 |
0 |
0 |
| T67 |
2601 |
0 |
0 |
0 |
| T89 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
1192 |
0 |
0 |
0 |
| T100 |
811 |
0 |
0 |
0 |
| T101 |
621 |
0 |
0 |
0 |
| T102 |
451 |
0 |
0 |
0 |
| T103 |
900 |
0 |
0 |
0 |
| T115 |
91636 |
0 |
0 |
0 |
| T138 |
0 |
3 |
0 |
0 |
| T139 |
0 |
3 |
0 |
0 |
| T140 |
0 |
6 |
0 |
0 |
| T141 |
0 |
20 |
0 |
0 |
| T230 |
67352 |
0 |
0 |
0 |
| T280 |
42526 |
0 |
0 |
0 |
| T310 |
30593 |
0 |
0 |
0 |
| T373 |
40438 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
2 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
137025 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
13387 |
0 |
0 |
| T5 |
77106 |
0 |
0 |
0 |
| T9 |
64118 |
0 |
0 |
0 |
| T13 |
28680 |
5 |
0 |
0 |
| T15 |
143424 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T24 |
0 |
5 |
0 |
0 |
| T45 |
48351 |
0 |
0 |
0 |
| T46 |
45130 |
0 |
0 |
0 |
| T47 |
24745 |
2 |
0 |
0 |
| T48 |
2243 |
4 |
0 |
0 |
| T50 |
0 |
6 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T52 |
0 |
4 |
0 |
0 |
| T65 |
13671 |
0 |
0 |
0 |
| T67 |
283322 |
0 |
0 |
0 |
| T89 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
109031 |
0 |
0 |
0 |
| T100 |
62645 |
0 |
0 |
0 |
| T101 |
41870 |
0 |
0 |
0 |
| T102 |
24224 |
0 |
0 |
0 |
| T103 |
89284 |
0 |
0 |
0 |
| T115 |
91636 |
0 |
0 |
0 |
| T138 |
0 |
3 |
0 |
0 |
| T139 |
0 |
3 |
0 |
0 |
| T140 |
0 |
6 |
0 |
0 |
| T141 |
0 |
20 |
0 |
0 |
| T230 |
67352 |
0 |
0 |
0 |
| T280 |
42526 |
0 |
0 |
0 |
| T310 |
30593 |
0 |
0 |
0 |
| T373 |
40438 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
2 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
137025 |
0 |
0 |
0 |