Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T48,T50,T138 |
1 | 1 | Covered | T50,T140,T141 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T50,T140,T141 |
1 | 1 | Covered | T48,T50,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1495963 |
269 |
0 |
0 |
T48 |
2243 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
5 |
0 |
0 |
T283 |
494 |
0 |
0 |
0 |
T287 |
625 |
0 |
0 |
0 |
T288 |
340 |
0 |
0 |
0 |
T289 |
879 |
0 |
0 |
0 |
T290 |
844 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
994 |
0 |
0 |
0 |
T386 |
1077 |
0 |
0 |
0 |
T387 |
500 |
0 |
0 |
0 |
T388 |
336 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117305554 |
269 |
0 |
0 |
T48 |
241461 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
5 |
0 |
0 |
T283 |
36594 |
0 |
0 |
0 |
T287 |
44039 |
0 |
0 |
0 |
T288 |
10911 |
0 |
0 |
0 |
T289 |
44428 |
0 |
0 |
0 |
T290 |
90226 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
44928 |
0 |
0 |
0 |
T386 |
98224 |
0 |
0 |
0 |
T387 |
36650 |
0 |
0 |
0 |
T388 |
20353 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T48,T50,T138 |
1 | 1 | Covered | T50,T140,T141 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T50,T140,T141 |
1 | 1 | Covered | T48,T50,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117305554 |
269 |
0 |
0 |
T48 |
241461 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
5 |
0 |
0 |
T283 |
36594 |
0 |
0 |
0 |
T287 |
44039 |
0 |
0 |
0 |
T288 |
10911 |
0 |
0 |
0 |
T289 |
44428 |
0 |
0 |
0 |
T290 |
90226 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
44928 |
0 |
0 |
0 |
T386 |
98224 |
0 |
0 |
0 |
T387 |
36650 |
0 |
0 |
0 |
T388 |
20353 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1495963 |
269 |
0 |
0 |
T48 |
2243 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
5 |
0 |
0 |
T283 |
494 |
0 |
0 |
0 |
T287 |
625 |
0 |
0 |
0 |
T288 |
340 |
0 |
0 |
0 |
T289 |
879 |
0 |
0 |
0 |
T290 |
844 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
994 |
0 |
0 |
0 |
T386 |
1077 |
0 |
0 |
0 |
T387 |
500 |
0 |
0 |
0 |
T388 |
336 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T48,T50,T138 |
1 | 1 | Covered | T50,T140,T141 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T50,T140,T141 |
1 | 1 | Covered | T48,T50,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1495963 |
287 |
0 |
0 |
T48 |
2243 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
8 |
0 |
0 |
T283 |
494 |
0 |
0 |
0 |
T287 |
625 |
0 |
0 |
0 |
T288 |
340 |
0 |
0 |
0 |
T289 |
879 |
0 |
0 |
0 |
T290 |
844 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
994 |
0 |
0 |
0 |
T386 |
1077 |
0 |
0 |
0 |
T387 |
500 |
0 |
0 |
0 |
T388 |
336 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117305554 |
287 |
0 |
0 |
T48 |
241461 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
8 |
0 |
0 |
T283 |
36594 |
0 |
0 |
0 |
T287 |
44039 |
0 |
0 |
0 |
T288 |
10911 |
0 |
0 |
0 |
T289 |
44428 |
0 |
0 |
0 |
T290 |
90226 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
44928 |
0 |
0 |
0 |
T386 |
98224 |
0 |
0 |
0 |
T387 |
36650 |
0 |
0 |
0 |
T388 |
20353 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T48,T50,T138 |
1 | 1 | Covered | T50,T140,T141 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T50,T140,T141 |
1 | 1 | Covered | T48,T50,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117305554 |
287 |
0 |
0 |
T48 |
241461 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
8 |
0 |
0 |
T283 |
36594 |
0 |
0 |
0 |
T287 |
44039 |
0 |
0 |
0 |
T288 |
10911 |
0 |
0 |
0 |
T289 |
44428 |
0 |
0 |
0 |
T290 |
90226 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
44928 |
0 |
0 |
0 |
T386 |
98224 |
0 |
0 |
0 |
T387 |
36650 |
0 |
0 |
0 |
T388 |
20353 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1495963 |
287 |
0 |
0 |
T48 |
2243 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
8 |
0 |
0 |
T283 |
494 |
0 |
0 |
0 |
T287 |
625 |
0 |
0 |
0 |
T288 |
340 |
0 |
0 |
0 |
T289 |
879 |
0 |
0 |
0 |
T290 |
844 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
994 |
0 |
0 |
0 |
T386 |
1077 |
0 |
0 |
0 |
T387 |
500 |
0 |
0 |
0 |
T388 |
336 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T48,T50,T138 |
1 | 1 | Covered | T50,T140,T141 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T50,T140,T141 |
1 | 1 | Covered | T48,T50,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1495963 |
290 |
0 |
0 |
T48 |
2243 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
6 |
0 |
0 |
T283 |
494 |
0 |
0 |
0 |
T287 |
625 |
0 |
0 |
0 |
T288 |
340 |
0 |
0 |
0 |
T289 |
879 |
0 |
0 |
0 |
T290 |
844 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
994 |
0 |
0 |
0 |
T386 |
1077 |
0 |
0 |
0 |
T387 |
500 |
0 |
0 |
0 |
T388 |
336 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117305554 |
290 |
0 |
0 |
T48 |
241461 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
6 |
0 |
0 |
T283 |
36594 |
0 |
0 |
0 |
T287 |
44039 |
0 |
0 |
0 |
T288 |
10911 |
0 |
0 |
0 |
T289 |
44428 |
0 |
0 |
0 |
T290 |
90226 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
44928 |
0 |
0 |
0 |
T386 |
98224 |
0 |
0 |
0 |
T387 |
36650 |
0 |
0 |
0 |
T388 |
20353 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T48,T50,T138 |
1 | 1 | Covered | T50,T140,T141 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T50,T140,T141 |
1 | 1 | Covered | T48,T50,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117305554 |
290 |
0 |
0 |
T48 |
241461 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
6 |
0 |
0 |
T283 |
36594 |
0 |
0 |
0 |
T287 |
44039 |
0 |
0 |
0 |
T288 |
10911 |
0 |
0 |
0 |
T289 |
44428 |
0 |
0 |
0 |
T290 |
90226 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
44928 |
0 |
0 |
0 |
T386 |
98224 |
0 |
0 |
0 |
T387 |
36650 |
0 |
0 |
0 |
T388 |
20353 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1495963 |
290 |
0 |
0 |
T48 |
2243 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
6 |
0 |
0 |
T283 |
494 |
0 |
0 |
0 |
T287 |
625 |
0 |
0 |
0 |
T288 |
340 |
0 |
0 |
0 |
T289 |
879 |
0 |
0 |
0 |
T290 |
844 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
994 |
0 |
0 |
0 |
T386 |
1077 |
0 |
0 |
0 |
T387 |
500 |
0 |
0 |
0 |
T388 |
336 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T48,T50,T138 |
1 | 1 | Covered | T50,T140,T141 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T50,T140,T141 |
1 | 1 | Covered | T48,T50,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1495963 |
270 |
0 |
0 |
T48 |
2243 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
5 |
0 |
0 |
T283 |
494 |
0 |
0 |
0 |
T287 |
625 |
0 |
0 |
0 |
T288 |
340 |
0 |
0 |
0 |
T289 |
879 |
0 |
0 |
0 |
T290 |
844 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
994 |
0 |
0 |
0 |
T386 |
1077 |
0 |
0 |
0 |
T387 |
500 |
0 |
0 |
0 |
T388 |
336 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117305554 |
270 |
0 |
0 |
T48 |
241461 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
5 |
0 |
0 |
T283 |
36594 |
0 |
0 |
0 |
T287 |
44039 |
0 |
0 |
0 |
T288 |
10911 |
0 |
0 |
0 |
T289 |
44428 |
0 |
0 |
0 |
T290 |
90226 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
44928 |
0 |
0 |
0 |
T386 |
98224 |
0 |
0 |
0 |
T387 |
36650 |
0 |
0 |
0 |
T388 |
20353 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T48,T50,T138 |
1 | 1 | Covered | T50,T140,T141 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T50,T140,T141 |
1 | 1 | Covered | T48,T50,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117305554 |
270 |
0 |
0 |
T48 |
241461 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
5 |
0 |
0 |
T283 |
36594 |
0 |
0 |
0 |
T287 |
44039 |
0 |
0 |
0 |
T288 |
10911 |
0 |
0 |
0 |
T289 |
44428 |
0 |
0 |
0 |
T290 |
90226 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
44928 |
0 |
0 |
0 |
T386 |
98224 |
0 |
0 |
0 |
T387 |
36650 |
0 |
0 |
0 |
T388 |
20353 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1495963 |
270 |
0 |
0 |
T48 |
2243 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
5 |
0 |
0 |
T283 |
494 |
0 |
0 |
0 |
T287 |
625 |
0 |
0 |
0 |
T288 |
340 |
0 |
0 |
0 |
T289 |
879 |
0 |
0 |
0 |
T290 |
844 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
994 |
0 |
0 |
0 |
T386 |
1077 |
0 |
0 |
0 |
T387 |
500 |
0 |
0 |
0 |
T388 |
336 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T48,T50,T138 |
1 | 1 | Covered | T50,T140,T141 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T50,T140,T141 |
1 | 1 | Covered | T48,T50,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1495963 |
248 |
0 |
0 |
T48 |
2243 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
4 |
0 |
0 |
T283 |
494 |
0 |
0 |
0 |
T287 |
625 |
0 |
0 |
0 |
T288 |
340 |
0 |
0 |
0 |
T289 |
879 |
0 |
0 |
0 |
T290 |
844 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
994 |
0 |
0 |
0 |
T386 |
1077 |
0 |
0 |
0 |
T387 |
500 |
0 |
0 |
0 |
T388 |
336 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117305554 |
248 |
0 |
0 |
T48 |
241461 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
4 |
0 |
0 |
T283 |
36594 |
0 |
0 |
0 |
T287 |
44039 |
0 |
0 |
0 |
T288 |
10911 |
0 |
0 |
0 |
T289 |
44428 |
0 |
0 |
0 |
T290 |
90226 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
44928 |
0 |
0 |
0 |
T386 |
98224 |
0 |
0 |
0 |
T387 |
36650 |
0 |
0 |
0 |
T388 |
20353 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T48,T50,T138 |
1 | 1 | Covered | T50,T140,T141 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T48,T50,T138 |
1 | 0 | Covered | T50,T140,T141 |
1 | 1 | Covered | T48,T50,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117305554 |
248 |
0 |
0 |
T48 |
241461 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
4 |
0 |
0 |
T283 |
36594 |
0 |
0 |
0 |
T287 |
44039 |
0 |
0 |
0 |
T288 |
10911 |
0 |
0 |
0 |
T289 |
44428 |
0 |
0 |
0 |
T290 |
90226 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
44928 |
0 |
0 |
0 |
T386 |
98224 |
0 |
0 |
0 |
T387 |
36650 |
0 |
0 |
0 |
T388 |
20353 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1495963 |
248 |
0 |
0 |
T48 |
2243 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
4 |
0 |
0 |
T283 |
494 |
0 |
0 |
0 |
T287 |
625 |
0 |
0 |
0 |
T288 |
340 |
0 |
0 |
0 |
T289 |
879 |
0 |
0 |
0 |
T290 |
844 |
0 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T385 |
994 |
0 |
0 |
0 |
T386 |
1077 |
0 |
0 |
0 |
T387 |
500 |
0 |
0 |
0 |
T388 |
336 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T15,T13,T16 |
1 | 0 | Covered | T15,T13,T16 |
1 | 1 | Covered | T15,T13,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T15,T13,T16 |
1 | 0 | Covered | T15,T13,T16 |
1 | 1 | Covered | T15,T13,T16 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1495963 |
287 |
0 |
0 |
T9 |
734 |
0 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T15 |
3199 |
4 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T45 |
599 |
0 |
0 |
0 |
T46 |
695 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T67 |
2601 |
0 |
0 |
0 |
T89 |
0 |
2 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T98 |
0 |
2 |
0 |
0 |
T99 |
1192 |
0 |
0 |
0 |
T100 |
811 |
0 |
0 |
0 |
T101 |
621 |
0 |
0 |
0 |
T102 |
451 |
0 |
0 |
0 |
T103 |
900 |
0 |
0 |
0 |
T381 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117305554 |
290 |
0 |
0 |
T9 |
64118 |
0 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T15 |
143424 |
4 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T45 |
48351 |
0 |
0 |
0 |
T46 |
45130 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T67 |
283322 |
0 |
0 |
0 |
T89 |
0 |
2 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T98 |
0 |
2 |
0 |
0 |
T99 |
109031 |
0 |
0 |
0 |
T100 |
62645 |
0 |
0 |
0 |
T101 |
41870 |
0 |
0 |
0 |
T102 |
24224 |
0 |
0 |
0 |
T103 |
89284 |
0 |
0 |
0 |
T381 |
0 |
2 |
0 |
0 |