Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T46,T48,T49 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T15,T46,T13 |
| 1 | 1 | Covered | T15,T46,T13 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T13,T47 |
| 1 | 0 | Covered | T15,T46,T13 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T15,T46,T13 |
| 1 | 1 | Covered | T15,T46,T13 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T15,T13,T47 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T13,T47,T48 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T15,T13,T47 |
| 1 | 1 | Covered | T15,T13,T47 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T15,T13,T47 |
| 1 | - | Covered | T15,T13,T47 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T15,T13,T47 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T15,T13,T47 |
| 1 | 1 | Covered | T15,T13,T47 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T15,T13,T47 |
| 0 |
0 |
1 |
Covered |
T15,T13,T47 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T15,T13,T47 |
| 0 |
0 |
1 |
Covered |
T15,T13,T47 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2766022 |
0 |
0 |
| T5 |
75773 |
0 |
0 |
0 |
| T9 |
64118 |
0 |
0 |
0 |
| T13 |
28159 |
1248 |
0 |
0 |
| T15 |
143424 |
1543 |
0 |
0 |
| T16 |
0 |
791 |
0 |
0 |
| T24 |
0 |
1222 |
0 |
0 |
| T45 |
48351 |
0 |
0 |
0 |
| T46 |
45130 |
0 |
0 |
0 |
| T47 |
24317 |
296 |
0 |
0 |
| T48 |
241461 |
767 |
0 |
0 |
| T50 |
0 |
1449 |
0 |
0 |
| T51 |
0 |
361 |
0 |
0 |
| T52 |
0 |
1356 |
0 |
0 |
| T65 |
13331 |
0 |
0 |
0 |
| T67 |
283322 |
0 |
0 |
0 |
| T89 |
0 |
789 |
0 |
0 |
| T97 |
0 |
670 |
0 |
0 |
| T98 |
0 |
702 |
0 |
0 |
| T99 |
109031 |
0 |
0 |
0 |
| T100 |
62645 |
0 |
0 |
0 |
| T101 |
41870 |
0 |
0 |
0 |
| T102 |
24224 |
0 |
0 |
0 |
| T103 |
89284 |
0 |
0 |
0 |
| T115 |
90716 |
0 |
0 |
0 |
| T138 |
0 |
693 |
0 |
0 |
| T139 |
0 |
532 |
0 |
0 |
| T140 |
0 |
1733 |
0 |
0 |
| T141 |
0 |
4107 |
0 |
0 |
| T230 |
66613 |
0 |
0 |
0 |
| T280 |
41695 |
0 |
0 |
0 |
| T310 |
30111 |
0 |
0 |
0 |
| T373 |
39853 |
0 |
0 |
0 |
| T377 |
0 |
692 |
0 |
0 |
| T378 |
0 |
871 |
0 |
0 |
| T381 |
0 |
783 |
0 |
0 |
| T382 |
0 |
396 |
0 |
0 |
| T383 |
0 |
478 |
0 |
0 |
| T384 |
135720 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
37399075 |
32823525 |
0 |
0 |
| T1 |
45325 |
41175 |
0 |
0 |
| T2 |
282425 |
275175 |
0 |
0 |
| T3 |
26375 |
22250 |
0 |
0 |
| T55 |
15925 |
11850 |
0 |
0 |
| T59 |
14675 |
10650 |
0 |
0 |
| T81 |
17400 |
13300 |
0 |
0 |
| T82 |
18275 |
14150 |
0 |
0 |
| T83 |
13025 |
8925 |
0 |
0 |
| T84 |
23125 |
19075 |
0 |
0 |
| T85 |
21775 |
17675 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
6836 |
0 |
0 |
| T5 |
75773 |
0 |
0 |
0 |
| T9 |
64118 |
0 |
0 |
0 |
| T13 |
28159 |
4 |
0 |
0 |
| T15 |
143424 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T45 |
48351 |
0 |
0 |
0 |
| T46 |
45130 |
0 |
0 |
0 |
| T47 |
24317 |
1 |
0 |
0 |
| T48 |
241461 |
3 |
0 |
0 |
| T50 |
0 |
4 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
4 |
0 |
0 |
| T65 |
13331 |
0 |
0 |
0 |
| T67 |
283322 |
0 |
0 |
0 |
| T89 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
109031 |
0 |
0 |
0 |
| T100 |
62645 |
0 |
0 |
0 |
| T101 |
41870 |
0 |
0 |
0 |
| T102 |
24224 |
0 |
0 |
0 |
| T103 |
89284 |
0 |
0 |
0 |
| T115 |
90716 |
0 |
0 |
0 |
| T138 |
0 |
2 |
0 |
0 |
| T139 |
0 |
2 |
0 |
0 |
| T140 |
0 |
4 |
0 |
0 |
| T141 |
0 |
11 |
0 |
0 |
| T230 |
66613 |
0 |
0 |
0 |
| T280 |
41695 |
0 |
0 |
0 |
| T310 |
30111 |
0 |
0 |
0 |
| T373 |
39853 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
2 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
135720 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
3197775 |
3182300 |
0 |
0 |
| T2 |
3260075 |
3255825 |
0 |
0 |
| T3 |
1662000 |
1652625 |
0 |
0 |
| T55 |
1028325 |
1019850 |
0 |
0 |
| T59 |
1060275 |
1048250 |
0 |
0 |
| T81 |
1338300 |
1327575 |
0 |
0 |
| T82 |
1383925 |
1366225 |
0 |
0 |
| T83 |
890625 |
875300 |
0 |
0 |
| T84 |
2108275 |
2095600 |
0 |
0 |
| T85 |
1389150 |
1379450 |
0 |
0 |