Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T27,T18,T54 |
| 1 | 0 | Covered | T27,T18,T54 |
| 1 | 1 | Covered | T27,T18,T54 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T27,T18,T54 |
| 1 | 0 | Covered | T27,T18,T54 |
| 1 | 1 | Covered | T27,T18,T54 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
14155 |
0 |
0 |
| T18 |
185707 |
4 |
0 |
0 |
| T19 |
0 |
4 |
0 |
0 |
| T22 |
427843 |
0 |
0 |
0 |
| T27 |
26535 |
3 |
0 |
0 |
| T52 |
812678 |
10 |
0 |
0 |
| T53 |
0 |
10 |
0 |
0 |
| T54 |
20776 |
2 |
0 |
0 |
| T55 |
0 |
7 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T58 |
0 |
4 |
0 |
0 |
| T92 |
65105 |
0 |
0 |
0 |
| T93 |
23078 |
0 |
0 |
0 |
| T94 |
85241 |
0 |
0 |
0 |
| T95 |
60142 |
0 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T135 |
0 |
100 |
0 |
0 |
| T136 |
0 |
9 |
0 |
0 |
| T281 |
65133 |
0 |
0 |
0 |
| T296 |
105564 |
0 |
0 |
0 |
| T326 |
0 |
47 |
0 |
0 |
| T327 |
0 |
52 |
0 |
0 |
| T328 |
0 |
9 |
0 |
0 |
| T329 |
0 |
9 |
0 |
0 |
| T331 |
39549 |
0 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T360 |
0 |
14 |
0 |
0 |
| T361 |
0 |
14 |
0 |
0 |
| T362 |
146639 |
0 |
0 |
0 |
| T363 |
53146 |
0 |
0 |
0 |
| T364 |
140606 |
0 |
0 |
0 |
| T365 |
552834 |
0 |
0 |
0 |
| T366 |
60960 |
0 |
0 |
0 |
| T367 |
54584 |
0 |
0 |
0 |
| T368 |
203578 |
0 |
0 |
0 |
| T369 |
52844 |
0 |
0 |
0 |
| T370 |
101528 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
14164 |
0 |
0 |
| T18 |
360125 |
4 |
0 |
0 |
| T19 |
0 |
4 |
0 |
0 |
| T22 |
843875 |
0 |
0 |
0 |
| T27 |
51696 |
4 |
0 |
0 |
| T52 |
812678 |
10 |
0 |
0 |
| T53 |
0 |
10 |
0 |
0 |
| T54 |
358 |
2 |
0 |
0 |
| T55 |
0 |
8 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T58 |
0 |
4 |
0 |
0 |
| T92 |
127474 |
0 |
0 |
0 |
| T93 |
44842 |
0 |
0 |
0 |
| T94 |
167392 |
0 |
0 |
0 |
| T95 |
117791 |
0 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T135 |
0 |
100 |
0 |
0 |
| T136 |
0 |
9 |
0 |
0 |
| T281 |
127311 |
0 |
0 |
0 |
| T296 |
105564 |
0 |
0 |
0 |
| T326 |
0 |
47 |
0 |
0 |
| T327 |
0 |
52 |
0 |
0 |
| T328 |
0 |
9 |
0 |
0 |
| T329 |
0 |
9 |
0 |
0 |
| T331 |
77397 |
0 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T360 |
0 |
14 |
0 |
0 |
| T361 |
0 |
14 |
0 |
0 |
| T362 |
288832 |
0 |
0 |
0 |
| T363 |
53146 |
0 |
0 |
0 |
| T364 |
140606 |
0 |
0 |
0 |
| T365 |
552834 |
0 |
0 |
0 |
| T366 |
60960 |
0 |
0 |
0 |
| T367 |
54584 |
0 |
0 |
0 |
| T368 |
203578 |
0 |
0 |
0 |
| T369 |
52844 |
0 |
0 |
0 |
| T370 |
101528 |
0 |
0 |
0 |