Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T12,T14,T45 |
| 1 | 0 | Covered | T12,T14,T45 |
| 1 | 1 | Covered | T12,T14,T45 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T12,T14,T45 |
| 1 | 0 | Covered | T12,T14,T45 |
| 1 | 1 | Covered | T12,T14,T45 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
12237 |
0 |
0 |
| T4 |
143133 |
0 |
0 |
0 |
| T12 |
28021 |
2 |
0 |
0 |
| T14 |
564 |
3 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T45 |
40450 |
1 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T56 |
41894 |
0 |
0 |
0 |
| T57 |
8463 |
0 |
0 |
0 |
| T58 |
61600 |
0 |
0 |
0 |
| T59 |
58352 |
0 |
0 |
0 |
| T60 |
1864 |
0 |
0 |
0 |
| T84 |
55435 |
0 |
0 |
0 |
| T85 |
36423 |
0 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
57900 |
0 |
0 |
0 |
| T101 |
41743 |
0 |
0 |
0 |
| T102 |
22405 |
0 |
0 |
0 |
| T109 |
1453 |
0 |
0 |
0 |
| T112 |
472 |
0 |
0 |
0 |
| T124 |
936 |
0 |
0 |
0 |
| T135 |
0 |
6 |
0 |
0 |
| T136 |
0 |
33 |
0 |
0 |
| T137 |
0 |
25 |
0 |
0 |
| T210 |
844 |
0 |
0 |
0 |
| T275 |
768 |
0 |
0 |
0 |
| T315 |
961 |
0 |
0 |
0 |
| T333 |
0 |
27 |
0 |
0 |
| T335 |
0 |
3 |
0 |
0 |
| T336 |
0 |
6 |
0 |
0 |
| T337 |
0 |
6 |
0 |
0 |
| T361 |
0 |
21 |
0 |
0 |
| T362 |
0 |
8 |
0 |
0 |
| T369 |
0 |
2 |
0 |
0 |
| T370 |
562 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
12245 |
0 |
0 |
| T4 |
274583 |
0 |
0 |
0 |
| T12 |
55590 |
3 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T15 |
160446 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
| T45 |
41186 |
2 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T56 |
82479 |
0 |
0 |
0 |
| T58 |
122222 |
0 |
0 |
0 |
| T59 |
115837 |
0 |
0 |
0 |
| T84 |
110159 |
0 |
0 |
0 |
| T85 |
72203 |
0 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
115134 |
0 |
0 |
0 |
| T101 |
82903 |
0 |
0 |
0 |
| T102 |
44405 |
0 |
0 |
0 |
| T135 |
910 |
10 |
0 |
0 |
| T136 |
0 |
66 |
0 |
0 |
| T137 |
0 |
36 |
0 |
0 |
| T144 |
186766 |
0 |
0 |
0 |
| T153 |
55530 |
0 |
0 |
0 |
| T160 |
258564 |
0 |
0 |
0 |
| T213 |
43133 |
0 |
0 |
0 |
| T257 |
38129 |
0 |
0 |
0 |
| T258 |
72921 |
0 |
0 |
0 |
| T270 |
22311 |
0 |
0 |
0 |
| T271 |
61950 |
0 |
0 |
0 |
| T333 |
0 |
50 |
0 |
0 |
| T335 |
0 |
5 |
0 |
0 |
| T336 |
0 |
10 |
0 |
0 |
| T337 |
0 |
19 |
0 |
0 |
| T361 |
0 |
33 |
0 |
0 |
| T362 |
0 |
24 |
0 |
0 |
| T368 |
0 |
1 |
0 |
0 |