Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T12,T14,T24 |
| 1 | 0 | Covered | T12,T14,T24 |
| 1 | 1 | Covered | T12,T14,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T12,T14,T24 |
| 1 | 0 | Covered | T12,T14,T24 |
| 1 | 1 | Covered | T12,T14,T24 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
246 |
0 |
0 |
| T4 |
11683 |
0 |
0 |
0 |
| T12 |
452 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T56 |
1309 |
0 |
0 |
0 |
| T58 |
978 |
0 |
0 |
0 |
| T59 |
867 |
0 |
0 |
0 |
| T84 |
711 |
0 |
0 |
0 |
| T85 |
643 |
0 |
0 |
0 |
| T100 |
666 |
0 |
0 |
0 |
| T101 |
583 |
0 |
0 |
0 |
| T102 |
405 |
0 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
8 |
0 |
0 |
| T137 |
0 |
7 |
0 |
0 |
| T333 |
0 |
15 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T361 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
246 |
0 |
0 |
| T4 |
131450 |
0 |
0 |
0 |
| T12 |
27569 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T56 |
40585 |
0 |
0 |
0 |
| T58 |
60622 |
0 |
0 |
0 |
| T59 |
57485 |
0 |
0 |
0 |
| T84 |
54724 |
0 |
0 |
0 |
| T85 |
35780 |
0 |
0 |
0 |
| T100 |
57234 |
0 |
0 |
0 |
| T101 |
41160 |
0 |
0 |
0 |
| T102 |
22000 |
0 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
8 |
0 |
0 |
| T137 |
0 |
7 |
0 |
0 |
| T333 |
0 |
15 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T361 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T12,T14,T24 |
| 1 | 0 | Covered | T12,T14,T24 |
| 1 | 1 | Covered | T12,T14,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T12,T14,T24 |
| 1 | 0 | Covered | T12,T14,T24 |
| 1 | 1 | Covered | T12,T14,T24 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
246 |
0 |
0 |
| T4 |
131450 |
0 |
0 |
0 |
| T12 |
27569 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T56 |
40585 |
0 |
0 |
0 |
| T58 |
60622 |
0 |
0 |
0 |
| T59 |
57485 |
0 |
0 |
0 |
| T84 |
54724 |
0 |
0 |
0 |
| T85 |
35780 |
0 |
0 |
0 |
| T100 |
57234 |
0 |
0 |
0 |
| T101 |
41160 |
0 |
0 |
0 |
| T102 |
22000 |
0 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
8 |
0 |
0 |
| T137 |
0 |
7 |
0 |
0 |
| T333 |
0 |
15 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T361 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
246 |
0 |
0 |
| T4 |
11683 |
0 |
0 |
0 |
| T12 |
452 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T56 |
1309 |
0 |
0 |
0 |
| T58 |
978 |
0 |
0 |
0 |
| T59 |
867 |
0 |
0 |
0 |
| T84 |
711 |
0 |
0 |
0 |
| T85 |
643 |
0 |
0 |
0 |
| T100 |
666 |
0 |
0 |
0 |
| T101 |
583 |
0 |
0 |
0 |
| T102 |
405 |
0 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
8 |
0 |
0 |
| T137 |
0 |
7 |
0 |
0 |
| T333 |
0 |
15 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T361 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T135,T335 |
| 1 | 0 | Covered | T45,T135,T335 |
| 1 | 1 | Covered | T45,T135,T136 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T135,T335 |
| 1 | 0 | Covered | T45,T135,T136 |
| 1 | 1 | Covered | T45,T135,T335 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
236 |
0 |
0 |
| T15 |
3627 |
0 |
0 |
0 |
| T45 |
736 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
21 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T144 |
1928 |
0 |
0 |
0 |
| T153 |
770 |
0 |
0 |
0 |
| T160 |
4264 |
0 |
0 |
0 |
| T213 |
618 |
0 |
0 |
0 |
| T257 |
524 |
0 |
0 |
0 |
| T258 |
799 |
0 |
0 |
0 |
| T270 |
363 |
0 |
0 |
0 |
| T271 |
948 |
0 |
0 |
0 |
| T333 |
0 |
8 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
7 |
0 |
0 |
| T361 |
0 |
5 |
0 |
0 |
| T362 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
237 |
0 |
0 |
| T15 |
156819 |
0 |
0 |
0 |
| T45 |
40450 |
3 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
21 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T144 |
184838 |
0 |
0 |
0 |
| T153 |
54760 |
0 |
0 |
0 |
| T160 |
254300 |
0 |
0 |
0 |
| T213 |
42515 |
0 |
0 |
0 |
| T257 |
37605 |
0 |
0 |
0 |
| T258 |
72122 |
0 |
0 |
0 |
| T270 |
21948 |
0 |
0 |
0 |
| T271 |
61002 |
0 |
0 |
0 |
| T333 |
0 |
8 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
7 |
0 |
0 |
| T361 |
0 |
5 |
0 |
0 |
| T362 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T135,T335 |
| 1 | 0 | Covered | T45,T135,T335 |
| 1 | 1 | Covered | T45,T135,T136 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T135,T335 |
| 1 | 0 | Covered | T45,T135,T136 |
| 1 | 1 | Covered | T45,T135,T335 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
236 |
0 |
0 |
| T15 |
156819 |
0 |
0 |
0 |
| T45 |
40450 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
21 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T144 |
184838 |
0 |
0 |
0 |
| T153 |
54760 |
0 |
0 |
0 |
| T160 |
254300 |
0 |
0 |
0 |
| T213 |
42515 |
0 |
0 |
0 |
| T257 |
37605 |
0 |
0 |
0 |
| T258 |
72122 |
0 |
0 |
0 |
| T270 |
21948 |
0 |
0 |
0 |
| T271 |
61002 |
0 |
0 |
0 |
| T333 |
0 |
8 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
7 |
0 |
0 |
| T361 |
0 |
5 |
0 |
0 |
| T362 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
236 |
0 |
0 |
| T15 |
3627 |
0 |
0 |
0 |
| T45 |
736 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
21 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T144 |
1928 |
0 |
0 |
0 |
| T153 |
770 |
0 |
0 |
0 |
| T160 |
4264 |
0 |
0 |
0 |
| T213 |
618 |
0 |
0 |
0 |
| T257 |
524 |
0 |
0 |
0 |
| T258 |
799 |
0 |
0 |
0 |
| T270 |
363 |
0 |
0 |
0 |
| T271 |
948 |
0 |
0 |
0 |
| T333 |
0 |
8 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
7 |
0 |
0 |
| T361 |
0 |
5 |
0 |
0 |
| T362 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T335,T136 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T135,T335,T136 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
240 |
0 |
0 |
| T135 |
910 |
2 |
0 |
0 |
| T136 |
6165 |
9 |
0 |
0 |
| T137 |
2846 |
7 |
0 |
0 |
| T333 |
5990 |
6 |
0 |
0 |
| T335 |
748 |
1 |
0 |
0 |
| T336 |
971 |
2 |
0 |
0 |
| T337 |
3038 |
12 |
0 |
0 |
| T361 |
2570 |
2 |
0 |
0 |
| T362 |
2925 |
9 |
0 |
0 |
| T368 |
686 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
240 |
0 |
0 |
| T135 |
79624 |
2 |
0 |
0 |
| T136 |
674545 |
9 |
0 |
0 |
| T137 |
304982 |
7 |
0 |
0 |
| T333 |
675595 |
6 |
0 |
0 |
| T335 |
52264 |
1 |
0 |
0 |
| T336 |
77522 |
2 |
0 |
0 |
| T337 |
318375 |
12 |
0 |
0 |
| T361 |
277631 |
2 |
0 |
0 |
| T362 |
321849 |
9 |
0 |
0 |
| T368 |
40076 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T335,T136 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T135,T335,T136 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
240 |
0 |
0 |
| T135 |
79624 |
2 |
0 |
0 |
| T136 |
674545 |
9 |
0 |
0 |
| T137 |
304982 |
7 |
0 |
0 |
| T333 |
675595 |
6 |
0 |
0 |
| T335 |
52264 |
1 |
0 |
0 |
| T336 |
77522 |
2 |
0 |
0 |
| T337 |
318375 |
12 |
0 |
0 |
| T361 |
277631 |
2 |
0 |
0 |
| T362 |
321849 |
9 |
0 |
0 |
| T368 |
40076 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
240 |
0 |
0 |
| T135 |
910 |
2 |
0 |
0 |
| T136 |
6165 |
9 |
0 |
0 |
| T137 |
2846 |
7 |
0 |
0 |
| T333 |
5990 |
6 |
0 |
0 |
| T335 |
748 |
1 |
0 |
0 |
| T336 |
971 |
2 |
0 |
0 |
| T337 |
3038 |
12 |
0 |
0 |
| T361 |
2570 |
2 |
0 |
0 |
| T362 |
2925 |
9 |
0 |
0 |
| T368 |
686 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T335,T136 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T135,T335,T136 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
249 |
0 |
0 |
| T135 |
910 |
2 |
0 |
0 |
| T136 |
6165 |
12 |
0 |
0 |
| T137 |
2846 |
14 |
0 |
0 |
| T333 |
5990 |
19 |
0 |
0 |
| T335 |
748 |
1 |
0 |
0 |
| T336 |
971 |
2 |
0 |
0 |
| T337 |
3038 |
10 |
0 |
0 |
| T361 |
2570 |
4 |
0 |
0 |
| T362 |
2925 |
14 |
0 |
0 |
| T368 |
686 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
249 |
0 |
0 |
| T135 |
79624 |
2 |
0 |
0 |
| T136 |
674545 |
12 |
0 |
0 |
| T137 |
304982 |
14 |
0 |
0 |
| T333 |
675595 |
19 |
0 |
0 |
| T335 |
52264 |
1 |
0 |
0 |
| T336 |
77522 |
2 |
0 |
0 |
| T337 |
318375 |
10 |
0 |
0 |
| T361 |
277631 |
4 |
0 |
0 |
| T362 |
321849 |
14 |
0 |
0 |
| T368 |
40076 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T335,T136 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T135,T335,T136 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
249 |
0 |
0 |
| T135 |
79624 |
2 |
0 |
0 |
| T136 |
674545 |
12 |
0 |
0 |
| T137 |
304982 |
14 |
0 |
0 |
| T333 |
675595 |
19 |
0 |
0 |
| T335 |
52264 |
1 |
0 |
0 |
| T336 |
77522 |
2 |
0 |
0 |
| T337 |
318375 |
10 |
0 |
0 |
| T361 |
277631 |
4 |
0 |
0 |
| T362 |
321849 |
14 |
0 |
0 |
| T368 |
40076 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
249 |
0 |
0 |
| T135 |
910 |
2 |
0 |
0 |
| T136 |
6165 |
12 |
0 |
0 |
| T137 |
2846 |
14 |
0 |
0 |
| T333 |
5990 |
19 |
0 |
0 |
| T335 |
748 |
1 |
0 |
0 |
| T336 |
971 |
2 |
0 |
0 |
| T337 |
3038 |
10 |
0 |
0 |
| T361 |
2570 |
4 |
0 |
0 |
| T362 |
2925 |
14 |
0 |
0 |
| T368 |
686 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T49,T135,T335 |
| 1 | 0 | Covered | T49,T135,T335 |
| 1 | 1 | Covered | T49,T135,T136 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T49,T135,T335 |
| 1 | 0 | Covered | T49,T135,T136 |
| 1 | 1 | Covered | T49,T135,T335 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
255 |
0 |
0 |
| T43 |
3304 |
0 |
0 |
0 |
| T49 |
393 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
13 |
0 |
0 |
| T137 |
0 |
1 |
0 |
0 |
| T328 |
559 |
0 |
0 |
0 |
| T333 |
0 |
15 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
4 |
0 |
0 |
| T361 |
0 |
3 |
0 |
0 |
| T362 |
0 |
7 |
0 |
0 |
| T371 |
3546 |
0 |
0 |
0 |
| T372 |
1317 |
0 |
0 |
0 |
| T373 |
1093 |
0 |
0 |
0 |
| T374 |
442 |
0 |
0 |
0 |
| T375 |
496 |
0 |
0 |
0 |
| T376 |
949 |
0 |
0 |
0 |
| T377 |
656 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
256 |
0 |
0 |
| T43 |
372091 |
0 |
0 |
0 |
| T49 |
23280 |
3 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
13 |
0 |
0 |
| T137 |
0 |
1 |
0 |
0 |
| T328 |
47697 |
0 |
0 |
0 |
| T333 |
0 |
15 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
4 |
0 |
0 |
| T361 |
0 |
3 |
0 |
0 |
| T362 |
0 |
7 |
0 |
0 |
| T371 |
400303 |
0 |
0 |
0 |
| T372 |
76358 |
0 |
0 |
0 |
| T373 |
69317 |
0 |
0 |
0 |
| T374 |
21966 |
0 |
0 |
0 |
| T375 |
28375 |
0 |
0 |
0 |
| T376 |
59684 |
0 |
0 |
0 |
| T377 |
57793 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T49,T135,T335 |
| 1 | 0 | Covered | T49,T135,T335 |
| 1 | 1 | Covered | T49,T135,T136 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T49,T135,T335 |
| 1 | 0 | Covered | T49,T135,T136 |
| 1 | 1 | Covered | T49,T135,T335 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
255 |
0 |
0 |
| T43 |
372091 |
0 |
0 |
0 |
| T49 |
23280 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
13 |
0 |
0 |
| T137 |
0 |
1 |
0 |
0 |
| T328 |
47697 |
0 |
0 |
0 |
| T333 |
0 |
15 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
4 |
0 |
0 |
| T361 |
0 |
3 |
0 |
0 |
| T362 |
0 |
7 |
0 |
0 |
| T371 |
400303 |
0 |
0 |
0 |
| T372 |
76358 |
0 |
0 |
0 |
| T373 |
69317 |
0 |
0 |
0 |
| T374 |
21966 |
0 |
0 |
0 |
| T375 |
28375 |
0 |
0 |
0 |
| T376 |
59684 |
0 |
0 |
0 |
| T377 |
57793 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
255 |
0 |
0 |
| T43 |
3304 |
0 |
0 |
0 |
| T49 |
393 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
13 |
0 |
0 |
| T137 |
0 |
1 |
0 |
0 |
| T328 |
559 |
0 |
0 |
0 |
| T333 |
0 |
15 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
4 |
0 |
0 |
| T361 |
0 |
3 |
0 |
0 |
| T362 |
0 |
7 |
0 |
0 |
| T371 |
3546 |
0 |
0 |
0 |
| T372 |
1317 |
0 |
0 |
0 |
| T373 |
1093 |
0 |
0 |
0 |
| T374 |
442 |
0 |
0 |
0 |
| T375 |
496 |
0 |
0 |
0 |
| T376 |
949 |
0 |
0 |
0 |
| T377 |
656 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T16,T18 |
| 1 | 0 | Covered | T15,T16,T18 |
| 1 | 1 | Covered | T15,T16,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T16,T18 |
| 1 | 0 | Covered | T15,T16,T18 |
| 1 | 1 | Covered | T15,T16,T18 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
278 |
0 |
0 |
| T15 |
3627 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T24 |
382 |
0 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T144 |
1928 |
0 |
0 |
0 |
| T153 |
770 |
0 |
0 |
0 |
| T160 |
4264 |
0 |
0 |
0 |
| T213 |
618 |
0 |
0 |
0 |
| T257 |
524 |
0 |
0 |
0 |
| T258 |
799 |
0 |
0 |
0 |
| T259 |
376 |
0 |
0 |
0 |
| T260 |
748 |
0 |
0 |
0 |
| T369 |
0 |
2 |
0 |
0 |
| T378 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
278 |
0 |
0 |
| T15 |
156819 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T24 |
24565 |
0 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T144 |
184838 |
0 |
0 |
0 |
| T153 |
54760 |
0 |
0 |
0 |
| T160 |
254300 |
0 |
0 |
0 |
| T213 |
42515 |
0 |
0 |
0 |
| T257 |
37605 |
0 |
0 |
0 |
| T258 |
72122 |
0 |
0 |
0 |
| T259 |
21072 |
0 |
0 |
0 |
| T260 |
61695 |
0 |
0 |
0 |
| T369 |
0 |
2 |
0 |
0 |
| T378 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T16,T18 |
| 1 | 0 | Covered | T15,T16,T18 |
| 1 | 1 | Covered | T15,T16,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T16,T18 |
| 1 | 0 | Covered | T15,T16,T18 |
| 1 | 1 | Covered | T15,T16,T18 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
278 |
0 |
0 |
| T15 |
156819 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T24 |
24565 |
0 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T144 |
184838 |
0 |
0 |
0 |
| T153 |
54760 |
0 |
0 |
0 |
| T160 |
254300 |
0 |
0 |
0 |
| T213 |
42515 |
0 |
0 |
0 |
| T257 |
37605 |
0 |
0 |
0 |
| T258 |
72122 |
0 |
0 |
0 |
| T259 |
21072 |
0 |
0 |
0 |
| T260 |
61695 |
0 |
0 |
0 |
| T369 |
0 |
2 |
0 |
0 |
| T378 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
278 |
0 |
0 |
| T15 |
3627 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T24 |
382 |
0 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T144 |
1928 |
0 |
0 |
0 |
| T153 |
770 |
0 |
0 |
0 |
| T160 |
4264 |
0 |
0 |
0 |
| T213 |
618 |
0 |
0 |
0 |
| T257 |
524 |
0 |
0 |
0 |
| T258 |
799 |
0 |
0 |
0 |
| T259 |
376 |
0 |
0 |
0 |
| T260 |
748 |
0 |
0 |
0 |
| T369 |
0 |
2 |
0 |
0 |
| T378 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T135,T335 |
| 1 | 0 | Covered | T50,T135,T335 |
| 1 | 1 | Covered | T50,T135,T136 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T135,T335 |
| 1 | 0 | Covered | T50,T135,T136 |
| 1 | 1 | Covered | T50,T135,T335 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
232 |
0 |
0 |
| T50 |
818 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
17 |
0 |
0 |
| T137 |
0 |
6 |
0 |
0 |
| T173 |
8783 |
0 |
0 |
0 |
| T302 |
991 |
0 |
0 |
0 |
| T333 |
0 |
21 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
3 |
0 |
0 |
| T361 |
0 |
7 |
0 |
0 |
| T362 |
0 |
7 |
0 |
0 |
| T379 |
804 |
0 |
0 |
0 |
| T380 |
2525 |
0 |
0 |
0 |
| T381 |
1209 |
0 |
0 |
0 |
| T382 |
359 |
0 |
0 |
0 |
| T383 |
857 |
0 |
0 |
0 |
| T384 |
1090 |
0 |
0 |
0 |
| T385 |
636 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
233 |
0 |
0 |
| T50 |
38339 |
3 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
17 |
0 |
0 |
| T137 |
0 |
6 |
0 |
0 |
| T173 |
956302 |
0 |
0 |
0 |
| T302 |
99143 |
0 |
0 |
0 |
| T333 |
0 |
21 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
3 |
0 |
0 |
| T361 |
0 |
7 |
0 |
0 |
| T362 |
0 |
7 |
0 |
0 |
| T379 |
56481 |
0 |
0 |
0 |
| T380 |
271068 |
0 |
0 |
0 |
| T381 |
43001 |
0 |
0 |
0 |
| T382 |
19194 |
0 |
0 |
0 |
| T383 |
82218 |
0 |
0 |
0 |
| T384 |
95053 |
0 |
0 |
0 |
| T385 |
38678 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T135,T335 |
| 1 | 0 | Covered | T50,T135,T335 |
| 1 | 1 | Covered | T50,T135,T136 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T135,T335 |
| 1 | 0 | Covered | T50,T135,T136 |
| 1 | 1 | Covered | T50,T135,T335 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
232 |
0 |
0 |
| T50 |
38339 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
17 |
0 |
0 |
| T137 |
0 |
6 |
0 |
0 |
| T173 |
956302 |
0 |
0 |
0 |
| T302 |
99143 |
0 |
0 |
0 |
| T333 |
0 |
21 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
3 |
0 |
0 |
| T361 |
0 |
7 |
0 |
0 |
| T362 |
0 |
7 |
0 |
0 |
| T379 |
56481 |
0 |
0 |
0 |
| T380 |
271068 |
0 |
0 |
0 |
| T381 |
43001 |
0 |
0 |
0 |
| T382 |
19194 |
0 |
0 |
0 |
| T383 |
82218 |
0 |
0 |
0 |
| T384 |
95053 |
0 |
0 |
0 |
| T385 |
38678 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
232 |
0 |
0 |
| T50 |
818 |
2 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
17 |
0 |
0 |
| T137 |
0 |
6 |
0 |
0 |
| T173 |
8783 |
0 |
0 |
0 |
| T302 |
991 |
0 |
0 |
0 |
| T333 |
0 |
21 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
3 |
0 |
0 |
| T361 |
0 |
7 |
0 |
0 |
| T362 |
0 |
7 |
0 |
0 |
| T379 |
804 |
0 |
0 |
0 |
| T380 |
2525 |
0 |
0 |
0 |
| T381 |
1209 |
0 |
0 |
0 |
| T382 |
359 |
0 |
0 |
0 |
| T383 |
857 |
0 |
0 |
0 |
| T384 |
1090 |
0 |
0 |
0 |
| T385 |
636 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T335,T136 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T135,T335,T136 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
219 |
0 |
0 |
| T135 |
910 |
2 |
0 |
0 |
| T136 |
6165 |
18 |
0 |
0 |
| T137 |
2846 |
2 |
0 |
0 |
| T333 |
5990 |
6 |
0 |
0 |
| T334 |
3208 |
3 |
0 |
0 |
| T335 |
748 |
1 |
0 |
0 |
| T336 |
971 |
2 |
0 |
0 |
| T361 |
2570 |
5 |
0 |
0 |
| T362 |
2925 |
5 |
0 |
0 |
| T368 |
686 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
219 |
0 |
0 |
| T135 |
79624 |
2 |
0 |
0 |
| T136 |
674545 |
18 |
0 |
0 |
| T137 |
304982 |
2 |
0 |
0 |
| T333 |
675595 |
6 |
0 |
0 |
| T334 |
357139 |
3 |
0 |
0 |
| T335 |
52264 |
1 |
0 |
0 |
| T336 |
77522 |
2 |
0 |
0 |
| T361 |
277631 |
5 |
0 |
0 |
| T362 |
321849 |
5 |
0 |
0 |
| T368 |
40076 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T335,T136 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T135,T335,T136 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
219 |
0 |
0 |
| T135 |
79624 |
2 |
0 |
0 |
| T136 |
674545 |
18 |
0 |
0 |
| T137 |
304982 |
2 |
0 |
0 |
| T333 |
675595 |
6 |
0 |
0 |
| T334 |
357139 |
3 |
0 |
0 |
| T335 |
52264 |
1 |
0 |
0 |
| T336 |
77522 |
2 |
0 |
0 |
| T361 |
277631 |
5 |
0 |
0 |
| T362 |
321849 |
5 |
0 |
0 |
| T368 |
40076 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
219 |
0 |
0 |
| T135 |
910 |
2 |
0 |
0 |
| T136 |
6165 |
18 |
0 |
0 |
| T137 |
2846 |
2 |
0 |
0 |
| T333 |
5990 |
6 |
0 |
0 |
| T334 |
3208 |
3 |
0 |
0 |
| T335 |
748 |
1 |
0 |
0 |
| T336 |
971 |
2 |
0 |
0 |
| T361 |
2570 |
5 |
0 |
0 |
| T362 |
2925 |
5 |
0 |
0 |
| T368 |
686 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T12,T14,T24 |
| 1 | 0 | Covered | T12,T14,T24 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T12,T14,T24 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T12,T14,T24 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
261 |
0 |
0 |
| T4 |
11683 |
0 |
0 |
0 |
| T12 |
452 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T56 |
1309 |
0 |
0 |
0 |
| T58 |
978 |
0 |
0 |
0 |
| T59 |
867 |
0 |
0 |
0 |
| T84 |
711 |
0 |
0 |
0 |
| T85 |
643 |
0 |
0 |
0 |
| T100 |
666 |
0 |
0 |
0 |
| T101 |
583 |
0 |
0 |
0 |
| T102 |
405 |
0 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
7 |
0 |
0 |
| T137 |
0 |
10 |
0 |
0 |
| T333 |
0 |
8 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T361 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
261 |
0 |
0 |
| T4 |
131450 |
0 |
0 |
0 |
| T12 |
27569 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T56 |
40585 |
0 |
0 |
0 |
| T58 |
60622 |
0 |
0 |
0 |
| T59 |
57485 |
0 |
0 |
0 |
| T84 |
54724 |
0 |
0 |
0 |
| T85 |
35780 |
0 |
0 |
0 |
| T100 |
57234 |
0 |
0 |
0 |
| T101 |
41160 |
0 |
0 |
0 |
| T102 |
22000 |
0 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
7 |
0 |
0 |
| T137 |
0 |
10 |
0 |
0 |
| T333 |
0 |
8 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T361 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T12,T14,T24 |
| 1 | 0 | Covered | T12,T14,T24 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T12,T14,T24 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T12,T14,T24 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
261 |
0 |
0 |
| T4 |
131450 |
0 |
0 |
0 |
| T12 |
27569 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T56 |
40585 |
0 |
0 |
0 |
| T58 |
60622 |
0 |
0 |
0 |
| T59 |
57485 |
0 |
0 |
0 |
| T84 |
54724 |
0 |
0 |
0 |
| T85 |
35780 |
0 |
0 |
0 |
| T100 |
57234 |
0 |
0 |
0 |
| T101 |
41160 |
0 |
0 |
0 |
| T102 |
22000 |
0 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
7 |
0 |
0 |
| T137 |
0 |
10 |
0 |
0 |
| T333 |
0 |
8 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T361 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
261 |
0 |
0 |
| T4 |
11683 |
0 |
0 |
0 |
| T12 |
452 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T56 |
1309 |
0 |
0 |
0 |
| T58 |
978 |
0 |
0 |
0 |
| T59 |
867 |
0 |
0 |
0 |
| T84 |
711 |
0 |
0 |
0 |
| T85 |
643 |
0 |
0 |
0 |
| T100 |
666 |
0 |
0 |
0 |
| T101 |
583 |
0 |
0 |
0 |
| T102 |
405 |
0 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
7 |
0 |
0 |
| T137 |
0 |
10 |
0 |
0 |
| T333 |
0 |
8 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T361 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T135,T335 |
| 1 | 0 | Covered | T45,T135,T335 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T135,T335 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T45,T135,T335 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
271 |
0 |
0 |
| T15 |
3627 |
0 |
0 |
0 |
| T45 |
736 |
1 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
19 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T144 |
1928 |
0 |
0 |
0 |
| T153 |
770 |
0 |
0 |
0 |
| T160 |
4264 |
0 |
0 |
0 |
| T213 |
618 |
0 |
0 |
0 |
| T257 |
524 |
0 |
0 |
0 |
| T258 |
799 |
0 |
0 |
0 |
| T270 |
363 |
0 |
0 |
0 |
| T271 |
948 |
0 |
0 |
0 |
| T333 |
0 |
11 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
6 |
0 |
0 |
| T361 |
0 |
7 |
0 |
0 |
| T362 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
271 |
0 |
0 |
| T15 |
156819 |
0 |
0 |
0 |
| T45 |
40450 |
1 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
19 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T144 |
184838 |
0 |
0 |
0 |
| T153 |
54760 |
0 |
0 |
0 |
| T160 |
254300 |
0 |
0 |
0 |
| T213 |
42515 |
0 |
0 |
0 |
| T257 |
37605 |
0 |
0 |
0 |
| T258 |
72122 |
0 |
0 |
0 |
| T270 |
21948 |
0 |
0 |
0 |
| T271 |
61002 |
0 |
0 |
0 |
| T333 |
0 |
11 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
6 |
0 |
0 |
| T361 |
0 |
7 |
0 |
0 |
| T362 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T135,T335 |
| 1 | 0 | Covered | T45,T135,T335 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T135,T335 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T45,T135,T335 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
271 |
0 |
0 |
| T15 |
156819 |
0 |
0 |
0 |
| T45 |
40450 |
1 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
19 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T144 |
184838 |
0 |
0 |
0 |
| T153 |
54760 |
0 |
0 |
0 |
| T160 |
254300 |
0 |
0 |
0 |
| T213 |
42515 |
0 |
0 |
0 |
| T257 |
37605 |
0 |
0 |
0 |
| T258 |
72122 |
0 |
0 |
0 |
| T270 |
21948 |
0 |
0 |
0 |
| T271 |
61002 |
0 |
0 |
0 |
| T333 |
0 |
11 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
6 |
0 |
0 |
| T361 |
0 |
7 |
0 |
0 |
| T362 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
271 |
0 |
0 |
| T15 |
3627 |
0 |
0 |
0 |
| T45 |
736 |
1 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
19 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T144 |
1928 |
0 |
0 |
0 |
| T153 |
770 |
0 |
0 |
0 |
| T160 |
4264 |
0 |
0 |
0 |
| T213 |
618 |
0 |
0 |
0 |
| T257 |
524 |
0 |
0 |
0 |
| T258 |
799 |
0 |
0 |
0 |
| T270 |
363 |
0 |
0 |
0 |
| T271 |
948 |
0 |
0 |
0 |
| T333 |
0 |
11 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
6 |
0 |
0 |
| T361 |
0 |
7 |
0 |
0 |
| T362 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T335,T136 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T135,T335,T136 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
265 |
0 |
0 |
| T135 |
910 |
2 |
0 |
0 |
| T136 |
6165 |
14 |
0 |
0 |
| T137 |
2846 |
6 |
0 |
0 |
| T333 |
5990 |
12 |
0 |
0 |
| T335 |
748 |
1 |
0 |
0 |
| T336 |
971 |
2 |
0 |
0 |
| T337 |
3038 |
7 |
0 |
0 |
| T361 |
2570 |
5 |
0 |
0 |
| T362 |
2925 |
8 |
0 |
0 |
| T368 |
686 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
265 |
0 |
0 |
| T135 |
79624 |
2 |
0 |
0 |
| T136 |
674545 |
14 |
0 |
0 |
| T137 |
304982 |
6 |
0 |
0 |
| T333 |
675595 |
12 |
0 |
0 |
| T335 |
52264 |
1 |
0 |
0 |
| T336 |
77522 |
2 |
0 |
0 |
| T337 |
318375 |
7 |
0 |
0 |
| T361 |
277631 |
5 |
0 |
0 |
| T362 |
321849 |
8 |
0 |
0 |
| T368 |
40076 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T335,T136 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T135,T335,T136 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
265 |
0 |
0 |
| T135 |
79624 |
2 |
0 |
0 |
| T136 |
674545 |
14 |
0 |
0 |
| T137 |
304982 |
6 |
0 |
0 |
| T333 |
675595 |
12 |
0 |
0 |
| T335 |
52264 |
1 |
0 |
0 |
| T336 |
77522 |
2 |
0 |
0 |
| T337 |
318375 |
7 |
0 |
0 |
| T361 |
277631 |
5 |
0 |
0 |
| T362 |
321849 |
8 |
0 |
0 |
| T368 |
40076 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
265 |
0 |
0 |
| T135 |
910 |
2 |
0 |
0 |
| T136 |
6165 |
14 |
0 |
0 |
| T137 |
2846 |
6 |
0 |
0 |
| T333 |
5990 |
12 |
0 |
0 |
| T335 |
748 |
1 |
0 |
0 |
| T336 |
971 |
2 |
0 |
0 |
| T337 |
3038 |
7 |
0 |
0 |
| T361 |
2570 |
5 |
0 |
0 |
| T362 |
2925 |
8 |
0 |
0 |
| T368 |
686 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T335,T136 |
| 1 | 1 | Covered | T135,T136,T333 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T136,T333 |
| 1 | 1 | Covered | T135,T335,T136 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
238 |
0 |
0 |
| T135 |
910 |
2 |
0 |
0 |
| T136 |
6165 |
5 |
0 |
0 |
| T137 |
2846 |
1 |
0 |
0 |
| T333 |
5990 |
14 |
0 |
0 |
| T335 |
748 |
1 |
0 |
0 |
| T336 |
971 |
2 |
0 |
0 |
| T337 |
3038 |
4 |
0 |
0 |
| T361 |
2570 |
4 |
0 |
0 |
| T362 |
2925 |
10 |
0 |
0 |
| T368 |
686 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
238 |
0 |
0 |
| T135 |
79624 |
2 |
0 |
0 |
| T136 |
674545 |
5 |
0 |
0 |
| T137 |
304982 |
1 |
0 |
0 |
| T333 |
675595 |
14 |
0 |
0 |
| T335 |
52264 |
1 |
0 |
0 |
| T336 |
77522 |
2 |
0 |
0 |
| T337 |
318375 |
4 |
0 |
0 |
| T361 |
277631 |
4 |
0 |
0 |
| T362 |
321849 |
10 |
0 |
0 |
| T368 |
40076 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T335,T136 |
| 1 | 1 | Covered | T135,T136,T333 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T136,T333 |
| 1 | 1 | Covered | T135,T335,T136 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
238 |
0 |
0 |
| T135 |
79624 |
2 |
0 |
0 |
| T136 |
674545 |
5 |
0 |
0 |
| T137 |
304982 |
1 |
0 |
0 |
| T333 |
675595 |
14 |
0 |
0 |
| T335 |
52264 |
1 |
0 |
0 |
| T336 |
77522 |
2 |
0 |
0 |
| T337 |
318375 |
4 |
0 |
0 |
| T361 |
277631 |
4 |
0 |
0 |
| T362 |
321849 |
10 |
0 |
0 |
| T368 |
40076 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
238 |
0 |
0 |
| T135 |
910 |
2 |
0 |
0 |
| T136 |
6165 |
5 |
0 |
0 |
| T137 |
2846 |
1 |
0 |
0 |
| T333 |
5990 |
14 |
0 |
0 |
| T335 |
748 |
1 |
0 |
0 |
| T336 |
971 |
2 |
0 |
0 |
| T337 |
3038 |
4 |
0 |
0 |
| T361 |
2570 |
4 |
0 |
0 |
| T362 |
2925 |
10 |
0 |
0 |
| T368 |
686 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T49,T135,T335 |
| 1 | 0 | Covered | T49,T135,T335 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T49,T135,T335 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T49,T135,T335 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
237 |
0 |
0 |
| T43 |
3304 |
0 |
0 |
0 |
| T49 |
393 |
1 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
6 |
0 |
0 |
| T137 |
0 |
4 |
0 |
0 |
| T328 |
559 |
0 |
0 |
0 |
| T333 |
0 |
14 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
9 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
12 |
0 |
0 |
| T371 |
3546 |
0 |
0 |
0 |
| T372 |
1317 |
0 |
0 |
0 |
| T373 |
1093 |
0 |
0 |
0 |
| T374 |
442 |
0 |
0 |
0 |
| T375 |
496 |
0 |
0 |
0 |
| T376 |
949 |
0 |
0 |
0 |
| T377 |
656 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
237 |
0 |
0 |
| T43 |
372091 |
0 |
0 |
0 |
| T49 |
23280 |
1 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
6 |
0 |
0 |
| T137 |
0 |
4 |
0 |
0 |
| T328 |
47697 |
0 |
0 |
0 |
| T333 |
0 |
14 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
9 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
12 |
0 |
0 |
| T371 |
400303 |
0 |
0 |
0 |
| T372 |
76358 |
0 |
0 |
0 |
| T373 |
69317 |
0 |
0 |
0 |
| T374 |
21966 |
0 |
0 |
0 |
| T375 |
28375 |
0 |
0 |
0 |
| T376 |
59684 |
0 |
0 |
0 |
| T377 |
57793 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T49,T135,T335 |
| 1 | 0 | Covered | T49,T135,T335 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T49,T135,T335 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T49,T135,T335 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
237 |
0 |
0 |
| T43 |
372091 |
0 |
0 |
0 |
| T49 |
23280 |
1 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
6 |
0 |
0 |
| T137 |
0 |
4 |
0 |
0 |
| T328 |
47697 |
0 |
0 |
0 |
| T333 |
0 |
14 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
9 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
12 |
0 |
0 |
| T371 |
400303 |
0 |
0 |
0 |
| T372 |
76358 |
0 |
0 |
0 |
| T373 |
69317 |
0 |
0 |
0 |
| T374 |
21966 |
0 |
0 |
0 |
| T375 |
28375 |
0 |
0 |
0 |
| T376 |
59684 |
0 |
0 |
0 |
| T377 |
57793 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
237 |
0 |
0 |
| T43 |
3304 |
0 |
0 |
0 |
| T49 |
393 |
1 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
6 |
0 |
0 |
| T137 |
0 |
4 |
0 |
0 |
| T328 |
559 |
0 |
0 |
0 |
| T333 |
0 |
14 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
9 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
12 |
0 |
0 |
| T371 |
3546 |
0 |
0 |
0 |
| T372 |
1317 |
0 |
0 |
0 |
| T373 |
1093 |
0 |
0 |
0 |
| T374 |
442 |
0 |
0 |
0 |
| T375 |
496 |
0 |
0 |
0 |
| T376 |
949 |
0 |
0 |
0 |
| T377 |
656 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T16,T18 |
| 1 | 0 | Covered | T15,T16,T18 |
| 1 | 1 | Covered | T15,T48,T51 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T16,T18 |
| 1 | 0 | Covered | T15,T48,T51 |
| 1 | 1 | Covered | T15,T16,T18 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
263 |
0 |
0 |
| T15 |
3627 |
2 |
0 |
0 |
| T16 |
0 |
1 |
0 |
0 |
| T18 |
0 |
1 |
0 |
0 |
| T24 |
382 |
0 |
0 |
0 |
| T48 |
0 |
2 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
0 |
1 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T144 |
1928 |
0 |
0 |
0 |
| T153 |
770 |
0 |
0 |
0 |
| T160 |
4264 |
0 |
0 |
0 |
| T213 |
618 |
0 |
0 |
0 |
| T257 |
524 |
0 |
0 |
0 |
| T258 |
799 |
0 |
0 |
0 |
| T259 |
376 |
0 |
0 |
0 |
| T260 |
748 |
0 |
0 |
0 |
| T369 |
0 |
1 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
263 |
0 |
0 |
| T15 |
156819 |
2 |
0 |
0 |
| T16 |
0 |
1 |
0 |
0 |
| T18 |
0 |
1 |
0 |
0 |
| T24 |
24565 |
0 |
0 |
0 |
| T48 |
0 |
2 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
0 |
1 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T144 |
184838 |
0 |
0 |
0 |
| T153 |
54760 |
0 |
0 |
0 |
| T160 |
254300 |
0 |
0 |
0 |
| T213 |
42515 |
0 |
0 |
0 |
| T257 |
37605 |
0 |
0 |
0 |
| T258 |
72122 |
0 |
0 |
0 |
| T259 |
21072 |
0 |
0 |
0 |
| T260 |
61695 |
0 |
0 |
0 |
| T369 |
0 |
1 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T16,T18 |
| 1 | 0 | Covered | T15,T16,T18 |
| 1 | 1 | Covered | T15,T48,T51 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T16,T18 |
| 1 | 0 | Covered | T15,T48,T51 |
| 1 | 1 | Covered | T15,T16,T18 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
263 |
0 |
0 |
| T15 |
156819 |
2 |
0 |
0 |
| T16 |
0 |
1 |
0 |
0 |
| T18 |
0 |
1 |
0 |
0 |
| T24 |
24565 |
0 |
0 |
0 |
| T48 |
0 |
2 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
0 |
1 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T144 |
184838 |
0 |
0 |
0 |
| T153 |
54760 |
0 |
0 |
0 |
| T160 |
254300 |
0 |
0 |
0 |
| T213 |
42515 |
0 |
0 |
0 |
| T257 |
37605 |
0 |
0 |
0 |
| T258 |
72122 |
0 |
0 |
0 |
| T259 |
21072 |
0 |
0 |
0 |
| T260 |
61695 |
0 |
0 |
0 |
| T369 |
0 |
1 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
263 |
0 |
0 |
| T15 |
3627 |
2 |
0 |
0 |
| T16 |
0 |
1 |
0 |
0 |
| T18 |
0 |
1 |
0 |
0 |
| T24 |
382 |
0 |
0 |
0 |
| T48 |
0 |
2 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
0 |
1 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T144 |
1928 |
0 |
0 |
0 |
| T153 |
770 |
0 |
0 |
0 |
| T160 |
4264 |
0 |
0 |
0 |
| T213 |
618 |
0 |
0 |
0 |
| T257 |
524 |
0 |
0 |
0 |
| T258 |
799 |
0 |
0 |
0 |
| T259 |
376 |
0 |
0 |
0 |
| T260 |
748 |
0 |
0 |
0 |
| T369 |
0 |
1 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T135,T335 |
| 1 | 0 | Covered | T50,T135,T335 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T135,T335 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T50,T135,T335 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
256 |
0 |
0 |
| T50 |
818 |
1 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
5 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T173 |
8783 |
0 |
0 |
0 |
| T302 |
991 |
0 |
0 |
0 |
| T333 |
0 |
13 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
8 |
0 |
0 |
| T361 |
0 |
2 |
0 |
0 |
| T362 |
0 |
9 |
0 |
0 |
| T379 |
804 |
0 |
0 |
0 |
| T380 |
2525 |
0 |
0 |
0 |
| T381 |
1209 |
0 |
0 |
0 |
| T382 |
359 |
0 |
0 |
0 |
| T383 |
857 |
0 |
0 |
0 |
| T384 |
1090 |
0 |
0 |
0 |
| T385 |
636 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
256 |
0 |
0 |
| T50 |
38339 |
1 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
5 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T173 |
956302 |
0 |
0 |
0 |
| T302 |
99143 |
0 |
0 |
0 |
| T333 |
0 |
13 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
8 |
0 |
0 |
| T361 |
0 |
2 |
0 |
0 |
| T362 |
0 |
9 |
0 |
0 |
| T379 |
56481 |
0 |
0 |
0 |
| T380 |
271068 |
0 |
0 |
0 |
| T381 |
43001 |
0 |
0 |
0 |
| T382 |
19194 |
0 |
0 |
0 |
| T383 |
82218 |
0 |
0 |
0 |
| T384 |
95053 |
0 |
0 |
0 |
| T385 |
38678 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T135,T335 |
| 1 | 0 | Covered | T50,T135,T335 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T135,T335 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T50,T135,T335 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
256 |
0 |
0 |
| T50 |
38339 |
1 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
5 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T173 |
956302 |
0 |
0 |
0 |
| T302 |
99143 |
0 |
0 |
0 |
| T333 |
0 |
13 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
8 |
0 |
0 |
| T361 |
0 |
2 |
0 |
0 |
| T362 |
0 |
9 |
0 |
0 |
| T379 |
56481 |
0 |
0 |
0 |
| T380 |
271068 |
0 |
0 |
0 |
| T381 |
43001 |
0 |
0 |
0 |
| T382 |
19194 |
0 |
0 |
0 |
| T383 |
82218 |
0 |
0 |
0 |
| T384 |
95053 |
0 |
0 |
0 |
| T385 |
38678 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
256 |
0 |
0 |
| T50 |
818 |
1 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
5 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T173 |
8783 |
0 |
0 |
0 |
| T302 |
991 |
0 |
0 |
0 |
| T333 |
0 |
13 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T337 |
0 |
8 |
0 |
0 |
| T361 |
0 |
2 |
0 |
0 |
| T362 |
0 |
9 |
0 |
0 |
| T379 |
804 |
0 |
0 |
0 |
| T380 |
2525 |
0 |
0 |
0 |
| T381 |
1209 |
0 |
0 |
0 |
| T382 |
359 |
0 |
0 |
0 |
| T383 |
857 |
0 |
0 |
0 |
| T384 |
1090 |
0 |
0 |
0 |
| T385 |
636 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T335,T136 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T135,T335,T136 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
231 |
0 |
0 |
| T135 |
910 |
2 |
0 |
0 |
| T136 |
6165 |
10 |
0 |
0 |
| T137 |
2846 |
6 |
0 |
0 |
| T333 |
5990 |
14 |
0 |
0 |
| T335 |
748 |
1 |
0 |
0 |
| T336 |
971 |
2 |
0 |
0 |
| T337 |
3038 |
5 |
0 |
0 |
| T361 |
2570 |
4 |
0 |
0 |
| T362 |
2925 |
3 |
0 |
0 |
| T368 |
686 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
231 |
0 |
0 |
| T135 |
79624 |
2 |
0 |
0 |
| T136 |
674545 |
10 |
0 |
0 |
| T137 |
304982 |
6 |
0 |
0 |
| T333 |
675595 |
14 |
0 |
0 |
| T335 |
52264 |
1 |
0 |
0 |
| T336 |
77522 |
2 |
0 |
0 |
| T337 |
318375 |
5 |
0 |
0 |
| T361 |
277631 |
4 |
0 |
0 |
| T362 |
321849 |
3 |
0 |
0 |
| T368 |
40076 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T335,T136 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T135,T335,T136 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
231 |
0 |
0 |
| T135 |
79624 |
2 |
0 |
0 |
| T136 |
674545 |
10 |
0 |
0 |
| T137 |
304982 |
6 |
0 |
0 |
| T333 |
675595 |
14 |
0 |
0 |
| T335 |
52264 |
1 |
0 |
0 |
| T336 |
77522 |
2 |
0 |
0 |
| T337 |
318375 |
5 |
0 |
0 |
| T361 |
277631 |
4 |
0 |
0 |
| T362 |
321849 |
3 |
0 |
0 |
| T368 |
40076 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
231 |
0 |
0 |
| T135 |
910 |
2 |
0 |
0 |
| T136 |
6165 |
10 |
0 |
0 |
| T137 |
2846 |
6 |
0 |
0 |
| T333 |
5990 |
14 |
0 |
0 |
| T335 |
748 |
1 |
0 |
0 |
| T336 |
971 |
2 |
0 |
0 |
| T337 |
3038 |
5 |
0 |
0 |
| T361 |
2570 |
4 |
0 |
0 |
| T362 |
2925 |
3 |
0 |
0 |
| T368 |
686 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T335,T136 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T135,T335,T136 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
245 |
0 |
0 |
| T135 |
910 |
2 |
0 |
0 |
| T136 |
6165 |
8 |
0 |
0 |
| T137 |
2846 |
7 |
0 |
0 |
| T333 |
5990 |
15 |
0 |
0 |
| T335 |
748 |
1 |
0 |
0 |
| T336 |
971 |
2 |
0 |
0 |
| T337 |
3038 |
7 |
0 |
0 |
| T361 |
2570 |
9 |
0 |
0 |
| T362 |
2925 |
10 |
0 |
0 |
| T368 |
686 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
245 |
0 |
0 |
| T135 |
79624 |
2 |
0 |
0 |
| T136 |
674545 |
8 |
0 |
0 |
| T137 |
304982 |
7 |
0 |
0 |
| T333 |
675595 |
15 |
0 |
0 |
| T335 |
52264 |
1 |
0 |
0 |
| T336 |
77522 |
2 |
0 |
0 |
| T337 |
318375 |
7 |
0 |
0 |
| T361 |
277631 |
9 |
0 |
0 |
| T362 |
321849 |
10 |
0 |
0 |
| T368 |
40076 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T335,T136 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T135,T335,T136 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
245 |
0 |
0 |
| T135 |
79624 |
2 |
0 |
0 |
| T136 |
674545 |
8 |
0 |
0 |
| T137 |
304982 |
7 |
0 |
0 |
| T333 |
675595 |
15 |
0 |
0 |
| T335 |
52264 |
1 |
0 |
0 |
| T336 |
77522 |
2 |
0 |
0 |
| T337 |
318375 |
7 |
0 |
0 |
| T361 |
277631 |
9 |
0 |
0 |
| T362 |
321849 |
10 |
0 |
0 |
| T368 |
40076 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
245 |
0 |
0 |
| T135 |
910 |
2 |
0 |
0 |
| T136 |
6165 |
8 |
0 |
0 |
| T137 |
2846 |
7 |
0 |
0 |
| T333 |
5990 |
15 |
0 |
0 |
| T335 |
748 |
1 |
0 |
0 |
| T336 |
971 |
2 |
0 |
0 |
| T337 |
3038 |
7 |
0 |
0 |
| T361 |
2570 |
9 |
0 |
0 |
| T362 |
2925 |
10 |
0 |
0 |
| T368 |
686 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T367,T46,T47 |
| 1 | 0 | Covered | T367,T46,T47 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T367,T46,T47 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T46,T47,T135 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
258 |
0 |
0 |
| T46 |
675 |
1 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T89 |
833 |
0 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
5 |
0 |
0 |
| T137 |
0 |
4 |
0 |
0 |
| T333 |
0 |
9 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T344 |
348 |
0 |
0 |
0 |
| T361 |
0 |
11 |
0 |
0 |
| T362 |
0 |
12 |
0 |
0 |
| T390 |
333 |
0 |
0 |
0 |
| T391 |
625 |
0 |
0 |
0 |
| T392 |
790 |
0 |
0 |
0 |
| T393 |
883 |
0 |
0 |
0 |
| T394 |
305 |
0 |
0 |
0 |
| T395 |
448 |
0 |
0 |
0 |
| T396 |
899 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
260 |
0 |
0 |
| T11 |
123283 |
0 |
0 |
0 |
| T33 |
27338 |
0 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T99 |
186220 |
0 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
5 |
0 |
0 |
| T137 |
0 |
4 |
0 |
0 |
| T219 |
58311 |
0 |
0 |
0 |
| T272 |
67998 |
0 |
0 |
0 |
| T333 |
0 |
9 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T361 |
0 |
11 |
0 |
0 |
| T367 |
31855 |
1 |
0 |
0 |
| T386 |
61179 |
0 |
0 |
0 |
| T387 |
18728 |
0 |
0 |
0 |
| T388 |
53765 |
0 |
0 |
0 |
| T389 |
17031 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T46,T47,T135 |
| 1 | 0 | Covered | T46,T47,T135 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T46,T47,T135 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T46,T47,T135 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
258 |
0 |
0 |
| T46 |
42265 |
1 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T89 |
54028 |
0 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
5 |
0 |
0 |
| T137 |
0 |
4 |
0 |
0 |
| T333 |
0 |
9 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T344 |
21440 |
0 |
0 |
0 |
| T361 |
0 |
11 |
0 |
0 |
| T362 |
0 |
12 |
0 |
0 |
| T390 |
16760 |
0 |
0 |
0 |
| T391 |
37516 |
0 |
0 |
0 |
| T392 |
54450 |
0 |
0 |
0 |
| T393 |
66356 |
0 |
0 |
0 |
| T394 |
13547 |
0 |
0 |
0 |
| T395 |
25600 |
0 |
0 |
0 |
| T396 |
43627 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
258 |
0 |
0 |
| T46 |
675 |
1 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T89 |
833 |
0 |
0 |
0 |
| T135 |
0 |
2 |
0 |
0 |
| T136 |
0 |
5 |
0 |
0 |
| T137 |
0 |
4 |
0 |
0 |
| T333 |
0 |
9 |
0 |
0 |
| T335 |
0 |
1 |
0 |
0 |
| T336 |
0 |
2 |
0 |
0 |
| T344 |
348 |
0 |
0 |
0 |
| T361 |
0 |
11 |
0 |
0 |
| T362 |
0 |
12 |
0 |
0 |
| T390 |
333 |
0 |
0 |
0 |
| T391 |
625 |
0 |
0 |
0 |
| T392 |
790 |
0 |
0 |
0 |
| T393 |
883 |
0 |
0 |
0 |
| T394 |
305 |
0 |
0 |
0 |
| T395 |
448 |
0 |
0 |
0 |
| T396 |
899 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T335,T136 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T135,T335,T136 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
260 |
0 |
0 |
| T135 |
910 |
2 |
0 |
0 |
| T136 |
6165 |
13 |
0 |
0 |
| T137 |
2846 |
6 |
0 |
0 |
| T333 |
5990 |
8 |
0 |
0 |
| T335 |
748 |
1 |
0 |
0 |
| T336 |
971 |
2 |
0 |
0 |
| T337 |
3038 |
2 |
0 |
0 |
| T361 |
2570 |
7 |
0 |
0 |
| T362 |
2925 |
8 |
0 |
0 |
| T368 |
686 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
260 |
0 |
0 |
| T135 |
79624 |
2 |
0 |
0 |
| T136 |
674545 |
13 |
0 |
0 |
| T137 |
304982 |
6 |
0 |
0 |
| T333 |
675595 |
8 |
0 |
0 |
| T335 |
52264 |
1 |
0 |
0 |
| T336 |
77522 |
2 |
0 |
0 |
| T337 |
318375 |
2 |
0 |
0 |
| T361 |
277631 |
7 |
0 |
0 |
| T362 |
321849 |
8 |
0 |
0 |
| T368 |
40076 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T335,T136 |
| 1 | 1 | Covered | T135,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T135,T335,T136 |
| 1 | 0 | Covered | T135,T136,T137 |
| 1 | 1 | Covered | T135,T335,T136 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114159268 |
260 |
0 |
0 |
| T135 |
79624 |
2 |
0 |
0 |
| T136 |
674545 |
13 |
0 |
0 |
| T137 |
304982 |
6 |
0 |
0 |
| T333 |
675595 |
8 |
0 |
0 |
| T335 |
52264 |
1 |
0 |
0 |
| T336 |
77522 |
2 |
0 |
0 |
| T337 |
318375 |
2 |
0 |
0 |
| T361 |
277631 |
7 |
0 |
0 |
| T362 |
321849 |
8 |
0 |
0 |
| T368 |
40076 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1463757 |
260 |
0 |
0 |
| T135 |
910 |
2 |
0 |
0 |
| T136 |
6165 |
13 |
0 |
0 |
| T137 |
2846 |
6 |
0 |
0 |
| T333 |
5990 |
8 |
0 |
0 |
| T335 |
748 |
1 |
0 |
0 |
| T336 |
971 |
2 |
0 |
0 |
| T337 |
3038 |
2 |
0 |
0 |
| T361 |
2570 |
7 |
0 |
0 |
| T362 |
2925 |
8 |
0 |
0 |
| T368 |
686 |
1 |
0 |
0 |