Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T56,T57 |
| 1 | 0 | Covered | T55,T56,T57 |
| 1 | 1 | Covered | T55,T56,T57 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T56,T57 |
| 1 | 0 | Covered | T55,T56,T57 |
| 1 | 1 | Covered | T55,T56,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
264 |
0 |
0 |
| T55 |
462 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T335 |
0 |
13 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
7 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T362 |
963 |
0 |
0 |
0 |
| T370 |
854 |
0 |
0 |
0 |
| T371 |
532 |
0 |
0 |
0 |
| T372 |
561 |
0 |
0 |
0 |
| T373 |
786 |
0 |
0 |
0 |
| T374 |
546 |
0 |
0 |
0 |
| T375 |
709 |
0 |
0 |
0 |
| T376 |
499 |
0 |
0 |
0 |
| T377 |
345 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
264 |
0 |
0 |
| T55 |
26464 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T335 |
0 |
13 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
7 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T362 |
84218 |
0 |
0 |
0 |
| T370 |
68056 |
0 |
0 |
0 |
| T371 |
36412 |
0 |
0 |
0 |
| T372 |
39415 |
0 |
0 |
0 |
| T373 |
63620 |
0 |
0 |
0 |
| T374 |
53719 |
0 |
0 |
0 |
| T375 |
41703 |
0 |
0 |
0 |
| T376 |
36912 |
0 |
0 |
0 |
| T377 |
23130 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T56,T57 |
| 1 | 0 | Covered | T55,T56,T57 |
| 1 | 1 | Covered | T55,T56,T57 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T56,T57 |
| 1 | 0 | Covered | T55,T56,T57 |
| 1 | 1 | Covered | T55,T56,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
264 |
0 |
0 |
| T55 |
26464 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T335 |
0 |
13 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
7 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T362 |
84218 |
0 |
0 |
0 |
| T370 |
68056 |
0 |
0 |
0 |
| T371 |
36412 |
0 |
0 |
0 |
| T372 |
39415 |
0 |
0 |
0 |
| T373 |
63620 |
0 |
0 |
0 |
| T374 |
53719 |
0 |
0 |
0 |
| T375 |
41703 |
0 |
0 |
0 |
| T376 |
36912 |
0 |
0 |
0 |
| T377 |
23130 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
264 |
0 |
0 |
| T55 |
462 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T335 |
0 |
13 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
7 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T362 |
963 |
0 |
0 |
0 |
| T370 |
854 |
0 |
0 |
0 |
| T371 |
532 |
0 |
0 |
0 |
| T372 |
561 |
0 |
0 |
0 |
| T373 |
786 |
0 |
0 |
0 |
| T374 |
546 |
0 |
0 |
0 |
| T375 |
709 |
0 |
0 |
0 |
| T376 |
499 |
0 |
0 |
0 |
| T377 |
345 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
283 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
7 |
0 |
0 |
| T335 |
5573 |
4 |
0 |
0 |
| T336 |
17395 |
62 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
18 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
283 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
7 |
0 |
0 |
| T335 |
595861 |
4 |
0 |
0 |
| T336 |
205593 |
62 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
18 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
283 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
7 |
0 |
0 |
| T335 |
595861 |
4 |
0 |
0 |
| T336 |
205593 |
62 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
18 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
283 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
7 |
0 |
0 |
| T335 |
5573 |
4 |
0 |
0 |
| T336 |
17395 |
62 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
18 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T187,T181 |
| 1 | 0 | Covered | T53,T187,T181 |
| 1 | 1 | Covered | T53,T187,T188 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T187,T181 |
| 1 | 0 | Covered | T53,T187,T188 |
| 1 | 1 | Covered | T53,T187,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
280 |
0 |
0 |
| T53 |
907 |
2 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
8 |
0 |
0 |
| T270 |
457 |
0 |
0 |
0 |
| T309 |
630 |
0 |
0 |
0 |
| T335 |
0 |
16 |
0 |
0 |
| T336 |
0 |
62 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
13 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T380 |
894 |
0 |
0 |
0 |
| T381 |
939 |
0 |
0 |
0 |
| T382 |
772 |
0 |
0 |
0 |
| T383 |
650 |
0 |
0 |
0 |
| T384 |
678 |
0 |
0 |
0 |
| T385 |
631 |
0 |
0 |
0 |
| T386 |
407 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
281 |
0 |
0 |
| T53 |
46564 |
3 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
8 |
0 |
0 |
| T270 |
18708 |
0 |
0 |
0 |
| T309 |
49367 |
0 |
0 |
0 |
| T335 |
0 |
16 |
0 |
0 |
| T336 |
0 |
62 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
13 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T380 |
36686 |
0 |
0 |
0 |
| T381 |
63453 |
0 |
0 |
0 |
| T382 |
63806 |
0 |
0 |
0 |
| T383 |
54250 |
0 |
0 |
0 |
| T384 |
54086 |
0 |
0 |
0 |
| T385 |
48360 |
0 |
0 |
0 |
| T386 |
24227 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T187,T181 |
| 1 | 0 | Covered | T53,T187,T181 |
| 1 | 1 | Covered | T53,T187,T188 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T187,T181 |
| 1 | 0 | Covered | T53,T187,T188 |
| 1 | 1 | Covered | T53,T187,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
280 |
0 |
0 |
| T53 |
46564 |
2 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
8 |
0 |
0 |
| T270 |
18708 |
0 |
0 |
0 |
| T309 |
49367 |
0 |
0 |
0 |
| T335 |
0 |
16 |
0 |
0 |
| T336 |
0 |
62 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
13 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T380 |
36686 |
0 |
0 |
0 |
| T381 |
63453 |
0 |
0 |
0 |
| T382 |
63806 |
0 |
0 |
0 |
| T383 |
54250 |
0 |
0 |
0 |
| T384 |
54086 |
0 |
0 |
0 |
| T385 |
48360 |
0 |
0 |
0 |
| T386 |
24227 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
280 |
0 |
0 |
| T53 |
907 |
2 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
8 |
0 |
0 |
| T270 |
457 |
0 |
0 |
0 |
| T309 |
630 |
0 |
0 |
0 |
| T335 |
0 |
16 |
0 |
0 |
| T336 |
0 |
62 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
13 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T380 |
894 |
0 |
0 |
0 |
| T381 |
939 |
0 |
0 |
0 |
| T382 |
772 |
0 |
0 |
0 |
| T383 |
650 |
0 |
0 |
0 |
| T384 |
678 |
0 |
0 |
0 |
| T385 |
631 |
0 |
0 |
0 |
| T386 |
407 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
291 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
6 |
0 |
0 |
| T335 |
5573 |
9 |
0 |
0 |
| T336 |
17395 |
62 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
15 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
291 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
6 |
0 |
0 |
| T335 |
595861 |
9 |
0 |
0 |
| T336 |
205593 |
62 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
15 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
291 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
6 |
0 |
0 |
| T335 |
595861 |
9 |
0 |
0 |
| T336 |
205593 |
62 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
15 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
291 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
6 |
0 |
0 |
| T335 |
5573 |
9 |
0 |
0 |
| T336 |
17395 |
62 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
15 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T335 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T335 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
244 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T335 |
5573 |
2 |
0 |
0 |
| T336 |
17395 |
62 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
8 |
0 |
0 |
| T351 |
3040 |
6 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
244 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T335 |
595861 |
2 |
0 |
0 |
| T336 |
205593 |
62 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
8 |
0 |
0 |
| T351 |
330652 |
6 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T335 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T335 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
244 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T335 |
595861 |
2 |
0 |
0 |
| T336 |
205593 |
62 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
8 |
0 |
0 |
| T351 |
330652 |
6 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
244 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T335 |
5573 |
2 |
0 |
0 |
| T336 |
17395 |
62 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
8 |
0 |
0 |
| T351 |
3040 |
6 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T16,T49 |
| 1 | 0 | Covered | T15,T16,T49 |
| 1 | 1 | Covered | T15,T16,T49 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T16,T49 |
| 1 | 0 | Covered | T15,T16,T49 |
| 1 | 1 | Covered | T15,T16,T49 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
284 |
0 |
0 |
| T15 |
3910 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T48 |
437 |
0 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T58 |
0 |
4 |
0 |
0 |
| T127 |
0 |
2 |
0 |
0 |
| T128 |
0 |
2 |
0 |
0 |
| T129 |
384 |
0 |
0 |
0 |
| T130 |
512 |
0 |
0 |
0 |
| T131 |
960 |
0 |
0 |
0 |
| T132 |
772 |
0 |
0 |
0 |
| T133 |
1661 |
0 |
0 |
0 |
| T134 |
807 |
0 |
0 |
0 |
| T135 |
844 |
0 |
0 |
0 |
| T136 |
673 |
0 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T367 |
0 |
4 |
0 |
0 |
| T378 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
285 |
0 |
0 |
| T15 |
145826 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T48 |
18890 |
0 |
0 |
0 |
| T49 |
0 |
3 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T58 |
0 |
4 |
0 |
0 |
| T127 |
0 |
2 |
0 |
0 |
| T128 |
0 |
2 |
0 |
0 |
| T129 |
23682 |
0 |
0 |
0 |
| T130 |
38025 |
0 |
0 |
0 |
| T131 |
59222 |
0 |
0 |
0 |
| T132 |
68666 |
0 |
0 |
0 |
| T133 |
166477 |
0 |
0 |
0 |
| T134 |
73096 |
0 |
0 |
0 |
| T135 |
61337 |
0 |
0 |
0 |
| T136 |
57274 |
0 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T367 |
0 |
4 |
0 |
0 |
| T378 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T16,T49 |
| 1 | 0 | Covered | T15,T16,T49 |
| 1 | 1 | Covered | T15,T16,T49 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T16,T49 |
| 1 | 0 | Covered | T15,T16,T49 |
| 1 | 1 | Covered | T15,T16,T49 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
284 |
0 |
0 |
| T15 |
145826 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T48 |
18890 |
0 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T58 |
0 |
4 |
0 |
0 |
| T127 |
0 |
2 |
0 |
0 |
| T128 |
0 |
2 |
0 |
0 |
| T129 |
23682 |
0 |
0 |
0 |
| T130 |
38025 |
0 |
0 |
0 |
| T131 |
59222 |
0 |
0 |
0 |
| T132 |
68666 |
0 |
0 |
0 |
| T133 |
166477 |
0 |
0 |
0 |
| T134 |
73096 |
0 |
0 |
0 |
| T135 |
61337 |
0 |
0 |
0 |
| T136 |
57274 |
0 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T367 |
0 |
4 |
0 |
0 |
| T378 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
284 |
0 |
0 |
| T15 |
3910 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T48 |
437 |
0 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T58 |
0 |
4 |
0 |
0 |
| T127 |
0 |
2 |
0 |
0 |
| T128 |
0 |
2 |
0 |
0 |
| T129 |
384 |
0 |
0 |
0 |
| T130 |
512 |
0 |
0 |
0 |
| T131 |
960 |
0 |
0 |
0 |
| T132 |
772 |
0 |
0 |
0 |
| T133 |
1661 |
0 |
0 |
0 |
| T134 |
807 |
0 |
0 |
0 |
| T135 |
844 |
0 |
0 |
0 |
| T136 |
673 |
0 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T367 |
0 |
4 |
0 |
0 |
| T378 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
275 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
8 |
0 |
0 |
| T335 |
5573 |
13 |
0 |
0 |
| T336 |
17395 |
62 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
11 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
276 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
8 |
0 |
0 |
| T335 |
595861 |
13 |
0 |
0 |
| T336 |
205593 |
62 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
11 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
275 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
8 |
0 |
0 |
| T335 |
595861 |
13 |
0 |
0 |
| T336 |
205593 |
62 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
11 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
275 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
8 |
0 |
0 |
| T335 |
5573 |
13 |
0 |
0 |
| T336 |
17395 |
62 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
11 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T54,T187,T181 |
| 1 | 0 | Covered | T54,T187,T181 |
| 1 | 1 | Covered | T54,T187,T188 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T54,T187,T181 |
| 1 | 0 | Covered | T54,T187,T188 |
| 1 | 1 | Covered | T54,T187,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
262 |
0 |
0 |
| T24 |
598 |
0 |
0 |
0 |
| T51 |
662 |
0 |
0 |
0 |
| T54 |
418 |
2 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
4 |
0 |
0 |
| T291 |
669 |
0 |
0 |
0 |
| T335 |
0 |
15 |
0 |
0 |
| T336 |
0 |
62 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
4 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T388 |
474 |
0 |
0 |
0 |
| T389 |
493 |
0 |
0 |
0 |
| T390 |
652 |
0 |
0 |
0 |
| T391 |
616 |
0 |
0 |
0 |
| T392 |
423 |
0 |
0 |
0 |
| T393 |
660 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
263 |
0 |
0 |
| T24 |
46921 |
0 |
0 |
0 |
| T51 |
39360 |
0 |
0 |
0 |
| T54 |
20909 |
3 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
4 |
0 |
0 |
| T291 |
54686 |
0 |
0 |
0 |
| T335 |
0 |
15 |
0 |
0 |
| T336 |
0 |
62 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
4 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T388 |
21360 |
0 |
0 |
0 |
| T389 |
36442 |
0 |
0 |
0 |
| T390 |
51473 |
0 |
0 |
0 |
| T391 |
44769 |
0 |
0 |
0 |
| T392 |
26844 |
0 |
0 |
0 |
| T393 |
53406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T54,T187,T181 |
| 1 | 0 | Covered | T54,T187,T181 |
| 1 | 1 | Covered | T54,T187,T188 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T54,T187,T181 |
| 1 | 0 | Covered | T54,T187,T188 |
| 1 | 1 | Covered | T54,T187,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
262 |
0 |
0 |
| T24 |
46921 |
0 |
0 |
0 |
| T51 |
39360 |
0 |
0 |
0 |
| T54 |
20909 |
2 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
4 |
0 |
0 |
| T291 |
54686 |
0 |
0 |
0 |
| T335 |
0 |
15 |
0 |
0 |
| T336 |
0 |
62 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
4 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T388 |
21360 |
0 |
0 |
0 |
| T389 |
36442 |
0 |
0 |
0 |
| T390 |
51473 |
0 |
0 |
0 |
| T391 |
44769 |
0 |
0 |
0 |
| T392 |
26844 |
0 |
0 |
0 |
| T393 |
53406 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
262 |
0 |
0 |
| T24 |
598 |
0 |
0 |
0 |
| T51 |
662 |
0 |
0 |
0 |
| T54 |
418 |
2 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
4 |
0 |
0 |
| T291 |
669 |
0 |
0 |
0 |
| T335 |
0 |
15 |
0 |
0 |
| T336 |
0 |
62 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
4 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T388 |
474 |
0 |
0 |
0 |
| T389 |
493 |
0 |
0 |
0 |
| T390 |
652 |
0 |
0 |
0 |
| T391 |
616 |
0 |
0 |
0 |
| T392 |
423 |
0 |
0 |
0 |
| T393 |
660 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T56,T57 |
| 1 | 0 | Covered | T55,T56,T57 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T56,T57 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T55,T56,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
240 |
0 |
0 |
| T55 |
462 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
11 |
0 |
0 |
| T335 |
0 |
9 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
8 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T362 |
963 |
0 |
0 |
0 |
| T370 |
854 |
0 |
0 |
0 |
| T371 |
532 |
0 |
0 |
0 |
| T372 |
561 |
0 |
0 |
0 |
| T373 |
786 |
0 |
0 |
0 |
| T374 |
546 |
0 |
0 |
0 |
| T375 |
709 |
0 |
0 |
0 |
| T376 |
499 |
0 |
0 |
0 |
| T377 |
345 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
240 |
0 |
0 |
| T55 |
26464 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
11 |
0 |
0 |
| T335 |
0 |
9 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
8 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T362 |
84218 |
0 |
0 |
0 |
| T370 |
68056 |
0 |
0 |
0 |
| T371 |
36412 |
0 |
0 |
0 |
| T372 |
39415 |
0 |
0 |
0 |
| T373 |
63620 |
0 |
0 |
0 |
| T374 |
53719 |
0 |
0 |
0 |
| T375 |
41703 |
0 |
0 |
0 |
| T376 |
36912 |
0 |
0 |
0 |
| T377 |
23130 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T56,T57 |
| 1 | 0 | Covered | T55,T56,T57 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T56,T57 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T55,T56,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
240 |
0 |
0 |
| T55 |
26464 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
11 |
0 |
0 |
| T335 |
0 |
9 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
8 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T362 |
84218 |
0 |
0 |
0 |
| T370 |
68056 |
0 |
0 |
0 |
| T371 |
36412 |
0 |
0 |
0 |
| T372 |
39415 |
0 |
0 |
0 |
| T373 |
63620 |
0 |
0 |
0 |
| T374 |
53719 |
0 |
0 |
0 |
| T375 |
41703 |
0 |
0 |
0 |
| T376 |
36912 |
0 |
0 |
0 |
| T377 |
23130 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
240 |
0 |
0 |
| T55 |
462 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
11 |
0 |
0 |
| T335 |
0 |
9 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
8 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T362 |
963 |
0 |
0 |
0 |
| T370 |
854 |
0 |
0 |
0 |
| T371 |
532 |
0 |
0 |
0 |
| T372 |
561 |
0 |
0 |
0 |
| T373 |
786 |
0 |
0 |
0 |
| T374 |
546 |
0 |
0 |
0 |
| T375 |
709 |
0 |
0 |
0 |
| T376 |
499 |
0 |
0 |
0 |
| T377 |
345 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
258 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
8 |
0 |
0 |
| T335 |
5573 |
16 |
0 |
0 |
| T336 |
17395 |
64 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
10 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
258 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
8 |
0 |
0 |
| T335 |
595861 |
16 |
0 |
0 |
| T336 |
205593 |
64 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
10 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
258 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
8 |
0 |
0 |
| T335 |
595861 |
16 |
0 |
0 |
| T336 |
205593 |
64 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
10 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
258 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
8 |
0 |
0 |
| T335 |
5573 |
16 |
0 |
0 |
| T336 |
17395 |
64 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
10 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T187,T181 |
| 1 | 0 | Covered | T53,T187,T181 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T187,T181 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T53,T187,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
242 |
0 |
0 |
| T53 |
907 |
1 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
5 |
0 |
0 |
| T270 |
457 |
0 |
0 |
0 |
| T309 |
630 |
0 |
0 |
0 |
| T335 |
0 |
17 |
0 |
0 |
| T336 |
0 |
64 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
6 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T380 |
894 |
0 |
0 |
0 |
| T381 |
939 |
0 |
0 |
0 |
| T382 |
772 |
0 |
0 |
0 |
| T383 |
650 |
0 |
0 |
0 |
| T384 |
678 |
0 |
0 |
0 |
| T385 |
631 |
0 |
0 |
0 |
| T386 |
407 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
242 |
0 |
0 |
| T53 |
46564 |
1 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
5 |
0 |
0 |
| T270 |
18708 |
0 |
0 |
0 |
| T309 |
49367 |
0 |
0 |
0 |
| T335 |
0 |
17 |
0 |
0 |
| T336 |
0 |
64 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
6 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T380 |
36686 |
0 |
0 |
0 |
| T381 |
63453 |
0 |
0 |
0 |
| T382 |
63806 |
0 |
0 |
0 |
| T383 |
54250 |
0 |
0 |
0 |
| T384 |
54086 |
0 |
0 |
0 |
| T385 |
48360 |
0 |
0 |
0 |
| T386 |
24227 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T187,T181 |
| 1 | 0 | Covered | T53,T187,T181 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T187,T181 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T53,T187,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
242 |
0 |
0 |
| T53 |
46564 |
1 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
5 |
0 |
0 |
| T270 |
18708 |
0 |
0 |
0 |
| T309 |
49367 |
0 |
0 |
0 |
| T335 |
0 |
17 |
0 |
0 |
| T336 |
0 |
64 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
6 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T380 |
36686 |
0 |
0 |
0 |
| T381 |
63453 |
0 |
0 |
0 |
| T382 |
63806 |
0 |
0 |
0 |
| T383 |
54250 |
0 |
0 |
0 |
| T384 |
54086 |
0 |
0 |
0 |
| T385 |
48360 |
0 |
0 |
0 |
| T386 |
24227 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
242 |
0 |
0 |
| T53 |
907 |
1 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
5 |
0 |
0 |
| T270 |
457 |
0 |
0 |
0 |
| T309 |
630 |
0 |
0 |
0 |
| T335 |
0 |
17 |
0 |
0 |
| T336 |
0 |
64 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
6 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T380 |
894 |
0 |
0 |
0 |
| T381 |
939 |
0 |
0 |
0 |
| T382 |
772 |
0 |
0 |
0 |
| T383 |
650 |
0 |
0 |
0 |
| T384 |
678 |
0 |
0 |
0 |
| T385 |
631 |
0 |
0 |
0 |
| T386 |
407 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
250 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
10 |
0 |
0 |
| T335 |
5573 |
7 |
0 |
0 |
| T336 |
17395 |
64 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
14 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
250 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
10 |
0 |
0 |
| T335 |
595861 |
7 |
0 |
0 |
| T336 |
205593 |
64 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
14 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
250 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
10 |
0 |
0 |
| T335 |
595861 |
7 |
0 |
0 |
| T336 |
205593 |
64 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
14 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
250 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
10 |
0 |
0 |
| T335 |
5573 |
7 |
0 |
0 |
| T336 |
17395 |
64 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
14 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
217 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
6 |
0 |
0 |
| T335 |
5573 |
5 |
0 |
0 |
| T336 |
17395 |
64 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
10 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
217 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
6 |
0 |
0 |
| T335 |
595861 |
5 |
0 |
0 |
| T336 |
205593 |
64 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
10 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
217 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
6 |
0 |
0 |
| T335 |
595861 |
5 |
0 |
0 |
| T336 |
205593 |
64 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
10 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
217 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
6 |
0 |
0 |
| T335 |
5573 |
5 |
0 |
0 |
| T336 |
17395 |
64 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
10 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T16,T49 |
| 1 | 0 | Covered | T15,T16,T49 |
| 1 | 1 | Covered | T15,T58,T367 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T16,T49 |
| 1 | 0 | Covered | T15,T58,T367 |
| 1 | 1 | Covered | T15,T16,T49 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
280 |
0 |
0 |
| T15 |
3910 |
2 |
0 |
0 |
| T16 |
0 |
1 |
0 |
0 |
| T48 |
437 |
0 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T58 |
0 |
2 |
0 |
0 |
| T127 |
0 |
1 |
0 |
0 |
| T128 |
0 |
1 |
0 |
0 |
| T129 |
384 |
0 |
0 |
0 |
| T130 |
512 |
0 |
0 |
0 |
| T131 |
960 |
0 |
0 |
0 |
| T132 |
772 |
0 |
0 |
0 |
| T133 |
1661 |
0 |
0 |
0 |
| T134 |
807 |
0 |
0 |
0 |
| T135 |
844 |
0 |
0 |
0 |
| T136 |
673 |
0 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T367 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
280 |
0 |
0 |
| T15 |
145826 |
2 |
0 |
0 |
| T16 |
0 |
1 |
0 |
0 |
| T48 |
18890 |
0 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T58 |
0 |
2 |
0 |
0 |
| T127 |
0 |
1 |
0 |
0 |
| T128 |
0 |
1 |
0 |
0 |
| T129 |
23682 |
0 |
0 |
0 |
| T130 |
38025 |
0 |
0 |
0 |
| T131 |
59222 |
0 |
0 |
0 |
| T132 |
68666 |
0 |
0 |
0 |
| T133 |
166477 |
0 |
0 |
0 |
| T134 |
73096 |
0 |
0 |
0 |
| T135 |
61337 |
0 |
0 |
0 |
| T136 |
57274 |
0 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T367 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T16,T49 |
| 1 | 0 | Covered | T15,T16,T49 |
| 1 | 1 | Covered | T15,T58,T367 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T16,T49 |
| 1 | 0 | Covered | T15,T58,T367 |
| 1 | 1 | Covered | T15,T16,T49 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
280 |
0 |
0 |
| T15 |
145826 |
2 |
0 |
0 |
| T16 |
0 |
1 |
0 |
0 |
| T48 |
18890 |
0 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T58 |
0 |
2 |
0 |
0 |
| T127 |
0 |
1 |
0 |
0 |
| T128 |
0 |
1 |
0 |
0 |
| T129 |
23682 |
0 |
0 |
0 |
| T130 |
38025 |
0 |
0 |
0 |
| T131 |
59222 |
0 |
0 |
0 |
| T132 |
68666 |
0 |
0 |
0 |
| T133 |
166477 |
0 |
0 |
0 |
| T134 |
73096 |
0 |
0 |
0 |
| T135 |
61337 |
0 |
0 |
0 |
| T136 |
57274 |
0 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T367 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
280 |
0 |
0 |
| T15 |
3910 |
2 |
0 |
0 |
| T16 |
0 |
1 |
0 |
0 |
| T48 |
437 |
0 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T58 |
0 |
2 |
0 |
0 |
| T127 |
0 |
1 |
0 |
0 |
| T128 |
0 |
1 |
0 |
0 |
| T129 |
384 |
0 |
0 |
0 |
| T130 |
512 |
0 |
0 |
0 |
| T131 |
960 |
0 |
0 |
0 |
| T132 |
772 |
0 |
0 |
0 |
| T133 |
1661 |
0 |
0 |
0 |
| T134 |
807 |
0 |
0 |
0 |
| T135 |
844 |
0 |
0 |
0 |
| T136 |
673 |
0 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T367 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
227 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
2 |
0 |
0 |
| T335 |
5573 |
8 |
0 |
0 |
| T336 |
17395 |
64 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
6 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
227 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
2 |
0 |
0 |
| T335 |
595861 |
8 |
0 |
0 |
| T336 |
205593 |
64 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
6 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
227 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
2 |
0 |
0 |
| T335 |
595861 |
8 |
0 |
0 |
| T336 |
205593 |
64 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
6 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
227 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
2 |
0 |
0 |
| T335 |
5573 |
8 |
0 |
0 |
| T336 |
17395 |
64 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
6 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T54,T187,T181 |
| 1 | 0 | Covered | T54,T187,T181 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T54,T187,T181 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T54,T187,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
255 |
0 |
0 |
| T24 |
598 |
0 |
0 |
0 |
| T51 |
662 |
0 |
0 |
0 |
| T54 |
418 |
1 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
7 |
0 |
0 |
| T291 |
669 |
0 |
0 |
0 |
| T335 |
0 |
12 |
0 |
0 |
| T336 |
0 |
64 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
7 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T388 |
474 |
0 |
0 |
0 |
| T389 |
493 |
0 |
0 |
0 |
| T390 |
652 |
0 |
0 |
0 |
| T391 |
616 |
0 |
0 |
0 |
| T392 |
423 |
0 |
0 |
0 |
| T393 |
660 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
255 |
0 |
0 |
| T24 |
46921 |
0 |
0 |
0 |
| T51 |
39360 |
0 |
0 |
0 |
| T54 |
20909 |
1 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
7 |
0 |
0 |
| T291 |
54686 |
0 |
0 |
0 |
| T335 |
0 |
12 |
0 |
0 |
| T336 |
0 |
64 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
7 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T388 |
21360 |
0 |
0 |
0 |
| T389 |
36442 |
0 |
0 |
0 |
| T390 |
51473 |
0 |
0 |
0 |
| T391 |
44769 |
0 |
0 |
0 |
| T392 |
26844 |
0 |
0 |
0 |
| T393 |
53406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T54,T187,T181 |
| 1 | 0 | Covered | T54,T187,T181 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T54,T187,T181 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T54,T187,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
255 |
0 |
0 |
| T24 |
46921 |
0 |
0 |
0 |
| T51 |
39360 |
0 |
0 |
0 |
| T54 |
20909 |
1 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
7 |
0 |
0 |
| T291 |
54686 |
0 |
0 |
0 |
| T335 |
0 |
12 |
0 |
0 |
| T336 |
0 |
64 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
7 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T388 |
21360 |
0 |
0 |
0 |
| T389 |
36442 |
0 |
0 |
0 |
| T390 |
51473 |
0 |
0 |
0 |
| T391 |
44769 |
0 |
0 |
0 |
| T392 |
26844 |
0 |
0 |
0 |
| T393 |
53406 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
255 |
0 |
0 |
| T24 |
598 |
0 |
0 |
0 |
| T51 |
662 |
0 |
0 |
0 |
| T54 |
418 |
1 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
7 |
0 |
0 |
| T291 |
669 |
0 |
0 |
0 |
| T335 |
0 |
12 |
0 |
0 |
| T336 |
0 |
64 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
7 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T388 |
474 |
0 |
0 |
0 |
| T389 |
493 |
0 |
0 |
0 |
| T390 |
652 |
0 |
0 |
0 |
| T391 |
616 |
0 |
0 |
0 |
| T392 |
423 |
0 |
0 |
0 |
| T393 |
660 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
282 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
9 |
0 |
0 |
| T335 |
5573 |
13 |
0 |
0 |
| T336 |
17395 |
64 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
12 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
282 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
9 |
0 |
0 |
| T335 |
595861 |
13 |
0 |
0 |
| T336 |
205593 |
64 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
12 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
282 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
9 |
0 |
0 |
| T335 |
595861 |
13 |
0 |
0 |
| T336 |
205593 |
64 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
12 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
282 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
9 |
0 |
0 |
| T335 |
5573 |
13 |
0 |
0 |
| T336 |
17395 |
64 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
12 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T47,T51,T52 |
| 1 | 0 | Covered | T47,T51,T52 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T47,T51,T52 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T47,T51,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
272 |
0 |
0 |
| T19 |
4389 |
0 |
0 |
0 |
| T51 |
662 |
1 |
0 |
0 |
| T147 |
734 |
0 |
0 |
0 |
| T152 |
1829 |
0 |
0 |
0 |
| T163 |
796 |
0 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
6 |
0 |
0 |
| T293 |
800 |
0 |
0 |
0 |
| T303 |
700 |
0 |
0 |
0 |
| T335 |
0 |
25 |
0 |
0 |
| T336 |
0 |
64 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
8 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T393 |
660 |
0 |
0 |
0 |
| T721 |
596 |
0 |
0 |
0 |
| T722 |
365 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
274 |
0 |
0 |
| T15 |
145826 |
0 |
0 |
0 |
| T18 |
425536 |
0 |
0 |
0 |
| T47 |
37832 |
1 |
0 |
0 |
| T48 |
18890 |
0 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T129 |
23682 |
0 |
0 |
0 |
| T130 |
38025 |
0 |
0 |
0 |
| T144 |
40628 |
0 |
0 |
0 |
| T162 |
31599 |
0 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
6 |
0 |
0 |
| T215 |
44919 |
0 |
0 |
0 |
| T260 |
98701 |
0 |
0 |
0 |
| T335 |
0 |
25 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
8 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T47,T51,T52 |
| 1 | 0 | Covered | T51,T187,T181 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T47,T51,T52 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T47,T51,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
274 |
0 |
0 |
| T15 |
145826 |
0 |
0 |
0 |
| T18 |
425536 |
0 |
0 |
0 |
| T47 |
37832 |
1 |
0 |
0 |
| T48 |
18890 |
0 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T129 |
23682 |
0 |
0 |
0 |
| T130 |
38025 |
0 |
0 |
0 |
| T144 |
40628 |
0 |
0 |
0 |
| T162 |
31599 |
0 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
6 |
0 |
0 |
| T215 |
44919 |
0 |
0 |
0 |
| T260 |
98701 |
0 |
0 |
0 |
| T335 |
0 |
25 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
8 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
274 |
0 |
0 |
| T15 |
3910 |
0 |
0 |
0 |
| T18 |
3939 |
0 |
0 |
0 |
| T47 |
527 |
1 |
0 |
0 |
| T48 |
437 |
0 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T129 |
384 |
0 |
0 |
0 |
| T130 |
512 |
0 |
0 |
0 |
| T144 |
596 |
0 |
0 |
0 |
| T162 |
463 |
0 |
0 |
0 |
| T187 |
0 |
2 |
0 |
0 |
| T188 |
0 |
2 |
0 |
0 |
| T189 |
0 |
6 |
0 |
0 |
| T215 |
515 |
0 |
0 |
0 |
| T260 |
1161 |
0 |
0 |
0 |
| T335 |
0 |
25 |
0 |
0 |
| T337 |
0 |
1 |
0 |
0 |
| T338 |
0 |
8 |
0 |
0 |
| T357 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
257 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
5 |
0 |
0 |
| T335 |
5573 |
9 |
0 |
0 |
| T336 |
17395 |
64 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
12 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
257 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
5 |
0 |
0 |
| T335 |
595861 |
9 |
0 |
0 |
| T336 |
205593 |
64 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
12 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T181,T188 |
| 1 | 1 | Covered | T187,T188,T189 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T187,T181,T188 |
| 1 | 0 | Covered | T187,T188,T189 |
| 1 | 1 | Covered | T187,T181,T188 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95991580 |
257 |
0 |
0 |
| T187 |
78011 |
2 |
0 |
0 |
| T188 |
98121 |
2 |
0 |
0 |
| T189 |
315631 |
5 |
0 |
0 |
| T335 |
595861 |
9 |
0 |
0 |
| T336 |
205593 |
64 |
0 |
0 |
| T337 |
52337 |
1 |
0 |
0 |
| T338 |
618491 |
12 |
0 |
0 |
| T357 |
39726 |
1 |
0 |
0 |
| T368 |
72377 |
2 |
0 |
0 |
| T369 |
43219 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272968 |
257 |
0 |
0 |
| T187 |
925 |
2 |
0 |
0 |
| T188 |
1133 |
2 |
0 |
0 |
| T189 |
2902 |
5 |
0 |
0 |
| T335 |
5573 |
9 |
0 |
0 |
| T336 |
17395 |
64 |
0 |
0 |
| T337 |
682 |
1 |
0 |
0 |
| T338 |
5568 |
12 |
0 |
0 |
| T357 |
571 |
1 |
0 |
0 |
| T368 |
897 |
2 |
0 |
0 |
| T369 |
643 |
1 |
0 |
0 |