Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T48,T49,T50 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T17,T19,T47 |
| 1 | 1 | Covered | T17,T19,T47 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T17,T19,T47 |
| 1 | 0 | Covered | T17,T19,T47 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T17,T19,T47 |
| 1 | 1 | Covered | T17,T19,T47 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T17,T19,T47 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T26,T50,T56 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T17,T19,T47 |
| 1 | 1 | Covered | T17,T19,T47 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T17,T19,T47 |
| 1 | - | Covered | T17,T19,T47 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T17,T19,T47 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T17,T19,T47 |
| 1 | 1 | Covered | T17,T19,T47 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T17,T19,T47 |
| 0 |
0 |
1 |
Covered |
T17,T19,T47 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T17,T19,T47 |
| 0 |
0 |
1 |
Covered |
T17,T19,T47 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2054380 |
0 |
0 |
| T10 |
99040 |
0 |
0 |
0 |
| T17 |
48139 |
675 |
0 |
0 |
| T18 |
707673 |
0 |
0 |
0 |
| T19 |
0 |
798 |
0 |
0 |
| T26 |
39835 |
2429 |
0 |
0 |
| T47 |
0 |
667 |
0 |
0 |
| T50 |
241512 |
962 |
0 |
0 |
| T51 |
0 |
825 |
0 |
0 |
| T54 |
0 |
439 |
0 |
0 |
| T55 |
0 |
438 |
0 |
0 |
| T56 |
0 |
341 |
0 |
0 |
| T57 |
0 |
1484 |
0 |
0 |
| T58 |
0 |
1548 |
0 |
0 |
| T73 |
25132 |
0 |
0 |
0 |
| T93 |
0 |
598 |
0 |
0 |
| T95 |
392414 |
0 |
0 |
0 |
| T113 |
46489 |
0 |
0 |
0 |
| T133 |
64486 |
0 |
0 |
0 |
| T137 |
160513 |
0 |
0 |
0 |
| T138 |
25726 |
0 |
0 |
0 |
| T139 |
21415 |
0 |
0 |
0 |
| T140 |
57549 |
0 |
0 |
0 |
| T141 |
28854 |
0 |
0 |
0 |
| T142 |
0 |
710 |
0 |
0 |
| T143 |
0 |
665 |
0 |
0 |
| T144 |
0 |
750 |
0 |
0 |
| T145 |
94986 |
0 |
0 |
0 |
| T146 |
120935 |
0 |
0 |
0 |
| T147 |
40325 |
0 |
0 |
0 |
| T148 |
44197 |
0 |
0 |
0 |
| T149 |
80333 |
0 |
0 |
0 |
| T150 |
37790 |
0 |
0 |
0 |
| T177 |
0 |
1389 |
0 |
0 |
| T178 |
0 |
6133 |
0 |
0 |
| T179 |
0 |
5602 |
0 |
0 |
| T216 |
61931 |
0 |
0 |
0 |
| T346 |
0 |
7027 |
0 |
0 |
| T347 |
0 |
606 |
0 |
0 |
| T381 |
0 |
363 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
31977125 |
27761000 |
0 |
0 |
| T1 |
80200 |
76100 |
0 |
0 |
| T2 |
36175 |
32100 |
0 |
0 |
| T3 |
32900 |
28800 |
0 |
0 |
| T4 |
29850 |
24125 |
0 |
0 |
| T33 |
17575 |
13400 |
0 |
0 |
| T59 |
15925 |
11825 |
0 |
0 |
| T60 |
17250 |
13150 |
0 |
0 |
| T98 |
15525 |
11500 |
0 |
0 |
| T102 |
90700 |
86650 |
0 |
0 |
| T132 |
61550 |
57525 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
5195 |
0 |
0 |
| T10 |
99040 |
0 |
0 |
0 |
| T17 |
48139 |
2 |
0 |
0 |
| T18 |
707673 |
0 |
0 |
0 |
| T19 |
0 |
2 |
0 |
0 |
| T26 |
39835 |
6 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T50 |
241512 |
3 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T57 |
0 |
4 |
0 |
0 |
| T58 |
0 |
4 |
0 |
0 |
| T73 |
25132 |
0 |
0 |
0 |
| T93 |
0 |
2 |
0 |
0 |
| T95 |
392414 |
0 |
0 |
0 |
| T113 |
46489 |
0 |
0 |
0 |
| T133 |
64486 |
0 |
0 |
0 |
| T137 |
160513 |
0 |
0 |
0 |
| T138 |
25726 |
0 |
0 |
0 |
| T139 |
21415 |
0 |
0 |
0 |
| T140 |
57549 |
0 |
0 |
0 |
| T141 |
28854 |
0 |
0 |
0 |
| T142 |
0 |
2 |
0 |
0 |
| T143 |
0 |
2 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T145 |
94986 |
0 |
0 |
0 |
| T146 |
120935 |
0 |
0 |
0 |
| T147 |
40325 |
0 |
0 |
0 |
| T148 |
44197 |
0 |
0 |
0 |
| T149 |
80333 |
0 |
0 |
0 |
| T150 |
37790 |
0 |
0 |
0 |
| T177 |
0 |
4 |
0 |
0 |
| T178 |
0 |
15 |
0 |
0 |
| T179 |
0 |
14 |
0 |
0 |
| T216 |
61931 |
0 |
0 |
0 |
| T346 |
0 |
17 |
0 |
0 |
| T347 |
0 |
2 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
9022950 |
9007875 |
0 |
0 |
| T2 |
3470775 |
3454850 |
0 |
0 |
| T3 |
3081200 |
3072450 |
0 |
0 |
| T4 |
1932800 |
1913175 |
0 |
0 |
| T33 |
775425 |
760550 |
0 |
0 |
| T59 |
889650 |
881825 |
0 |
0 |
| T60 |
1461300 |
1446775 |
0 |
0 |
| T98 |
1402175 |
1382600 |
0 |
0 |
| T102 |
10381325 |
10362125 |
0 |
0 |
| T132 |
6690425 |
6680525 |
0 |
0 |