Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T51,T177 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T50,T51,T177 |
1 | 1 | Covered | T50,T51,T177 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T51,T177 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T50,T51,T177 |
1 | 1 | Covered | T50,T51,T177 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T51,T177 |
0 |
0 |
1 |
Covered |
T50,T51,T177 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T51,T177 |
0 |
0 |
1 |
Covered |
T50,T51,T177 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
75186 |
0 |
0 |
T50 |
241512 |
355 |
0 |
0 |
T51 |
0 |
465 |
0 |
0 |
T93 |
0 |
329 |
0 |
0 |
T152 |
212582 |
0 |
0 |
0 |
T177 |
0 |
693 |
0 |
0 |
T178 |
0 |
1627 |
0 |
0 |
T179 |
0 |
8164 |
0 |
0 |
T271 |
52855 |
0 |
0 |
0 |
T309 |
16196 |
0 |
0 |
0 |
T345 |
0 |
5428 |
0 |
0 |
T346 |
0 |
3356 |
0 |
0 |
T347 |
0 |
304 |
0 |
0 |
T381 |
0 |
382 |
0 |
0 |
T382 |
56943 |
0 |
0 |
0 |
T383 |
40241 |
0 |
0 |
0 |
T384 |
23241 |
0 |
0 |
0 |
T385 |
37678 |
0 |
0 |
0 |
T386 |
55749 |
0 |
0 |
0 |
T387 |
397250 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1279085 |
1110440 |
0 |
0 |
T1 |
3208 |
3044 |
0 |
0 |
T2 |
1447 |
1284 |
0 |
0 |
T3 |
1316 |
1152 |
0 |
0 |
T4 |
1194 |
965 |
0 |
0 |
T33 |
703 |
536 |
0 |
0 |
T59 |
637 |
473 |
0 |
0 |
T60 |
690 |
526 |
0 |
0 |
T98 |
621 |
460 |
0 |
0 |
T102 |
3628 |
3466 |
0 |
0 |
T132 |
2462 |
2301 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
193 |
0 |
0 |
T50 |
241512 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T152 |
212582 |
0 |
0 |
0 |
T177 |
0 |
2 |
0 |
0 |
T178 |
0 |
4 |
0 |
0 |
T179 |
0 |
20 |
0 |
0 |
T271 |
52855 |
0 |
0 |
0 |
T309 |
16196 |
0 |
0 |
0 |
T345 |
0 |
13 |
0 |
0 |
T346 |
0 |
8 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
56943 |
0 |
0 |
0 |
T383 |
40241 |
0 |
0 |
0 |
T384 |
23241 |
0 |
0 |
0 |
T385 |
37678 |
0 |
0 |
0 |
T386 |
55749 |
0 |
0 |
0 |
T387 |
397250 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
96075906 |
0 |
0 |
T1 |
360918 |
360315 |
0 |
0 |
T2 |
138831 |
138194 |
0 |
0 |
T3 |
123248 |
122898 |
0 |
0 |
T4 |
77312 |
76527 |
0 |
0 |
T33 |
31017 |
30422 |
0 |
0 |
T59 |
35586 |
35273 |
0 |
0 |
T60 |
58452 |
57871 |
0 |
0 |
T98 |
56087 |
55304 |
0 |
0 |
T102 |
415253 |
414485 |
0 |
0 |
T132 |
267617 |
267221 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T51,T177 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T50,T51,T177 |
1 | 1 | Covered | T50,T51,T177 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T51,T177 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T50,T51,T177 |
1 | 1 | Covered | T50,T51,T177 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T51,T177 |
0 |
0 |
1 |
Covered |
T50,T51,T177 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T51,T177 |
0 |
0 |
1 |
Covered |
T50,T51,T177 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
86490 |
0 |
0 |
T50 |
241512 |
348 |
0 |
0 |
T51 |
0 |
433 |
0 |
0 |
T93 |
0 |
324 |
0 |
0 |
T152 |
212582 |
0 |
0 |
0 |
T177 |
0 |
773 |
0 |
0 |
T178 |
0 |
1616 |
0 |
0 |
T179 |
0 |
4484 |
0 |
0 |
T271 |
52855 |
0 |
0 |
0 |
T309 |
16196 |
0 |
0 |
0 |
T345 |
0 |
4621 |
0 |
0 |
T346 |
0 |
6191 |
0 |
0 |
T347 |
0 |
256 |
0 |
0 |
T381 |
0 |
482 |
0 |
0 |
T382 |
56943 |
0 |
0 |
0 |
T383 |
40241 |
0 |
0 |
0 |
T384 |
23241 |
0 |
0 |
0 |
T385 |
37678 |
0 |
0 |
0 |
T386 |
55749 |
0 |
0 |
0 |
T387 |
397250 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1279085 |
1110440 |
0 |
0 |
T1 |
3208 |
3044 |
0 |
0 |
T2 |
1447 |
1284 |
0 |
0 |
T3 |
1316 |
1152 |
0 |
0 |
T4 |
1194 |
965 |
0 |
0 |
T33 |
703 |
536 |
0 |
0 |
T59 |
637 |
473 |
0 |
0 |
T60 |
690 |
526 |
0 |
0 |
T98 |
621 |
460 |
0 |
0 |
T102 |
3628 |
3466 |
0 |
0 |
T132 |
2462 |
2301 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
220 |
0 |
0 |
T50 |
241512 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T152 |
212582 |
0 |
0 |
0 |
T177 |
0 |
2 |
0 |
0 |
T178 |
0 |
4 |
0 |
0 |
T179 |
0 |
11 |
0 |
0 |
T271 |
52855 |
0 |
0 |
0 |
T309 |
16196 |
0 |
0 |
0 |
T345 |
0 |
11 |
0 |
0 |
T346 |
0 |
15 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
56943 |
0 |
0 |
0 |
T383 |
40241 |
0 |
0 |
0 |
T384 |
23241 |
0 |
0 |
0 |
T385 |
37678 |
0 |
0 |
0 |
T386 |
55749 |
0 |
0 |
0 |
T387 |
397250 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
96075906 |
0 |
0 |
T1 |
360918 |
360315 |
0 |
0 |
T2 |
138831 |
138194 |
0 |
0 |
T3 |
123248 |
122898 |
0 |
0 |
T4 |
77312 |
76527 |
0 |
0 |
T33 |
31017 |
30422 |
0 |
0 |
T59 |
35586 |
35273 |
0 |
0 |
T60 |
58452 |
57871 |
0 |
0 |
T98 |
56087 |
55304 |
0 |
0 |
T102 |
415253 |
414485 |
0 |
0 |
T132 |
267617 |
267221 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T51,T388 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T50,T51,T177 |
1 | 1 | Covered | T50,T51,T177 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T51,T177 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T50,T51,T177 |
1 | 1 | Covered | T50,T51,T177 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T51,T177 |
0 |
0 |
1 |
Covered |
T50,T51,T177 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T51,T177 |
0 |
0 |
1 |
Covered |
T50,T51,T177 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
75199 |
0 |
0 |
T50 |
241512 |
277 |
0 |
0 |
T51 |
0 |
479 |
0 |
0 |
T93 |
0 |
321 |
0 |
0 |
T152 |
212582 |
0 |
0 |
0 |
T177 |
0 |
651 |
0 |
0 |
T178 |
0 |
2093 |
0 |
0 |
T179 |
0 |
2882 |
0 |
0 |
T271 |
52855 |
0 |
0 |
0 |
T309 |
16196 |
0 |
0 |
0 |
T345 |
0 |
1377 |
0 |
0 |
T346 |
0 |
4395 |
0 |
0 |
T347 |
0 |
292 |
0 |
0 |
T381 |
0 |
415 |
0 |
0 |
T382 |
56943 |
0 |
0 |
0 |
T383 |
40241 |
0 |
0 |
0 |
T384 |
23241 |
0 |
0 |
0 |
T385 |
37678 |
0 |
0 |
0 |
T386 |
55749 |
0 |
0 |
0 |
T387 |
397250 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1279085 |
1110440 |
0 |
0 |
T1 |
3208 |
3044 |
0 |
0 |
T2 |
1447 |
1284 |
0 |
0 |
T3 |
1316 |
1152 |
0 |
0 |
T4 |
1194 |
965 |
0 |
0 |
T33 |
703 |
536 |
0 |
0 |
T59 |
637 |
473 |
0 |
0 |
T60 |
690 |
526 |
0 |
0 |
T98 |
621 |
460 |
0 |
0 |
T102 |
3628 |
3466 |
0 |
0 |
T132 |
2462 |
2301 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
192 |
0 |
0 |
T50 |
241512 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T152 |
212582 |
0 |
0 |
0 |
T177 |
0 |
2 |
0 |
0 |
T178 |
0 |
5 |
0 |
0 |
T179 |
0 |
7 |
0 |
0 |
T271 |
52855 |
0 |
0 |
0 |
T309 |
16196 |
0 |
0 |
0 |
T345 |
0 |
4 |
0 |
0 |
T346 |
0 |
10 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
56943 |
0 |
0 |
0 |
T383 |
40241 |
0 |
0 |
0 |
T384 |
23241 |
0 |
0 |
0 |
T385 |
37678 |
0 |
0 |
0 |
T386 |
55749 |
0 |
0 |
0 |
T387 |
397250 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
96075906 |
0 |
0 |
T1 |
360918 |
360315 |
0 |
0 |
T2 |
138831 |
138194 |
0 |
0 |
T3 |
123248 |
122898 |
0 |
0 |
T4 |
77312 |
76527 |
0 |
0 |
T33 |
31017 |
30422 |
0 |
0 |
T59 |
35586 |
35273 |
0 |
0 |
T60 |
58452 |
57871 |
0 |
0 |
T98 |
56087 |
55304 |
0 |
0 |
T102 |
415253 |
414485 |
0 |
0 |
T132 |
267617 |
267221 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T51,T177 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T50,T51,T177 |
1 | 1 | Covered | T50,T51,T177 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T51,T177 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T50,T51,T177 |
1 | 1 | Covered | T50,T51,T177 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T51,T177 |
0 |
0 |
1 |
Covered |
T50,T51,T177 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T51,T177 |
0 |
0 |
1 |
Covered |
T50,T51,T177 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
86958 |
0 |
0 |
T50 |
241512 |
264 |
0 |
0 |
T51 |
0 |
442 |
0 |
0 |
T93 |
0 |
291 |
0 |
0 |
T152 |
212582 |
0 |
0 |
0 |
T177 |
0 |
720 |
0 |
0 |
T178 |
0 |
3211 |
0 |
0 |
T179 |
0 |
1480 |
0 |
0 |
T271 |
52855 |
0 |
0 |
0 |
T309 |
16196 |
0 |
0 |
0 |
T345 |
0 |
7876 |
0 |
0 |
T346 |
0 |
7454 |
0 |
0 |
T347 |
0 |
303 |
0 |
0 |
T381 |
0 |
444 |
0 |
0 |
T382 |
56943 |
0 |
0 |
0 |
T383 |
40241 |
0 |
0 |
0 |
T384 |
23241 |
0 |
0 |
0 |
T385 |
37678 |
0 |
0 |
0 |
T386 |
55749 |
0 |
0 |
0 |
T387 |
397250 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1279085 |
1110440 |
0 |
0 |
T1 |
3208 |
3044 |
0 |
0 |
T2 |
1447 |
1284 |
0 |
0 |
T3 |
1316 |
1152 |
0 |
0 |
T4 |
1194 |
965 |
0 |
0 |
T33 |
703 |
536 |
0 |
0 |
T59 |
637 |
473 |
0 |
0 |
T60 |
690 |
526 |
0 |
0 |
T98 |
621 |
460 |
0 |
0 |
T102 |
3628 |
3466 |
0 |
0 |
T132 |
2462 |
2301 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
220 |
0 |
0 |
T50 |
241512 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T152 |
212582 |
0 |
0 |
0 |
T177 |
0 |
2 |
0 |
0 |
T178 |
0 |
8 |
0 |
0 |
T179 |
0 |
4 |
0 |
0 |
T271 |
52855 |
0 |
0 |
0 |
T309 |
16196 |
0 |
0 |
0 |
T345 |
0 |
19 |
0 |
0 |
T346 |
0 |
18 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
56943 |
0 |
0 |
0 |
T383 |
40241 |
0 |
0 |
0 |
T384 |
23241 |
0 |
0 |
0 |
T385 |
37678 |
0 |
0 |
0 |
T386 |
55749 |
0 |
0 |
0 |
T387 |
397250 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
96075906 |
0 |
0 |
T1 |
360918 |
360315 |
0 |
0 |
T2 |
138831 |
138194 |
0 |
0 |
T3 |
123248 |
122898 |
0 |
0 |
T4 |
77312 |
76527 |
0 |
0 |
T33 |
31017 |
30422 |
0 |
0 |
T59 |
35586 |
35273 |
0 |
0 |
T60 |
58452 |
57871 |
0 |
0 |
T98 |
56087 |
55304 |
0 |
0 |
T102 |
415253 |
414485 |
0 |
0 |
T132 |
267617 |
267221 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T51,T177 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T50,T51,T177 |
1 | 1 | Covered | T50,T51,T177 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T51,T177 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T50,T51,T177 |
1 | 1 | Covered | T50,T51,T177 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T51,T177 |
0 |
0 |
1 |
Covered |
T50,T51,T177 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T51,T177 |
0 |
0 |
1 |
Covered |
T50,T51,T177 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
85157 |
0 |
0 |
T50 |
241512 |
325 |
0 |
0 |
T51 |
0 |
400 |
0 |
0 |
T93 |
0 |
289 |
0 |
0 |
T152 |
212582 |
0 |
0 |
0 |
T177 |
0 |
706 |
0 |
0 |
T178 |
0 |
2111 |
0 |
0 |
T179 |
0 |
2931 |
0 |
0 |
T271 |
52855 |
0 |
0 |
0 |
T309 |
16196 |
0 |
0 |
0 |
T345 |
0 |
5015 |
0 |
0 |
T346 |
0 |
5426 |
0 |
0 |
T347 |
0 |
358 |
0 |
0 |
T381 |
0 |
405 |
0 |
0 |
T382 |
56943 |
0 |
0 |
0 |
T383 |
40241 |
0 |
0 |
0 |
T384 |
23241 |
0 |
0 |
0 |
T385 |
37678 |
0 |
0 |
0 |
T386 |
55749 |
0 |
0 |
0 |
T387 |
397250 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1279085 |
1110440 |
0 |
0 |
T1 |
3208 |
3044 |
0 |
0 |
T2 |
1447 |
1284 |
0 |
0 |
T3 |
1316 |
1152 |
0 |
0 |
T4 |
1194 |
965 |
0 |
0 |
T33 |
703 |
536 |
0 |
0 |
T59 |
637 |
473 |
0 |
0 |
T60 |
690 |
526 |
0 |
0 |
T98 |
621 |
460 |
0 |
0 |
T102 |
3628 |
3466 |
0 |
0 |
T132 |
2462 |
2301 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
215 |
0 |
0 |
T50 |
241512 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T152 |
212582 |
0 |
0 |
0 |
T177 |
0 |
2 |
0 |
0 |
T178 |
0 |
5 |
0 |
0 |
T179 |
0 |
7 |
0 |
0 |
T271 |
52855 |
0 |
0 |
0 |
T309 |
16196 |
0 |
0 |
0 |
T345 |
0 |
12 |
0 |
0 |
T346 |
0 |
13 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
56943 |
0 |
0 |
0 |
T383 |
40241 |
0 |
0 |
0 |
T384 |
23241 |
0 |
0 |
0 |
T385 |
37678 |
0 |
0 |
0 |
T386 |
55749 |
0 |
0 |
0 |
T387 |
397250 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
96075906 |
0 |
0 |
T1 |
360918 |
360315 |
0 |
0 |
T2 |
138831 |
138194 |
0 |
0 |
T3 |
123248 |
122898 |
0 |
0 |
T4 |
77312 |
76527 |
0 |
0 |
T33 |
31017 |
30422 |
0 |
0 |
T59 |
35586 |
35273 |
0 |
0 |
T60 |
58452 |
57871 |
0 |
0 |
T98 |
56087 |
55304 |
0 |
0 |
T102 |
415253 |
414485 |
0 |
0 |
T132 |
267617 |
267221 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T51,T177 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T50,T51,T177 |
1 | 1 | Covered | T50,T51,T177 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T51,T177 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T50,T51,T177 |
1 | 1 | Covered | T50,T51,T177 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T51,T177 |
0 |
0 |
1 |
Covered |
T50,T51,T177 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T51,T177 |
0 |
0 |
1 |
Covered |
T50,T51,T177 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
82476 |
0 |
0 |
T50 |
241512 |
289 |
0 |
0 |
T51 |
0 |
471 |
0 |
0 |
T93 |
0 |
272 |
0 |
0 |
T152 |
212582 |
0 |
0 |
0 |
T177 |
0 |
719 |
0 |
0 |
T178 |
0 |
4999 |
0 |
0 |
T179 |
0 |
2767 |
0 |
0 |
T271 |
52855 |
0 |
0 |
0 |
T309 |
16196 |
0 |
0 |
0 |
T345 |
0 |
1975 |
0 |
0 |
T346 |
0 |
2498 |
0 |
0 |
T347 |
0 |
326 |
0 |
0 |
T381 |
0 |
391 |
0 |
0 |
T382 |
56943 |
0 |
0 |
0 |
T383 |
40241 |
0 |
0 |
0 |
T384 |
23241 |
0 |
0 |
0 |
T385 |
37678 |
0 |
0 |
0 |
T386 |
55749 |
0 |
0 |
0 |
T387 |
397250 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1279085 |
1110440 |
0 |
0 |
T1 |
3208 |
3044 |
0 |
0 |
T2 |
1447 |
1284 |
0 |
0 |
T3 |
1316 |
1152 |
0 |
0 |
T4 |
1194 |
965 |
0 |
0 |
T33 |
703 |
536 |
0 |
0 |
T59 |
637 |
473 |
0 |
0 |
T60 |
690 |
526 |
0 |
0 |
T98 |
621 |
460 |
0 |
0 |
T102 |
3628 |
3466 |
0 |
0 |
T132 |
2462 |
2301 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
211 |
0 |
0 |
T50 |
241512 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T152 |
212582 |
0 |
0 |
0 |
T177 |
0 |
2 |
0 |
0 |
T178 |
0 |
12 |
0 |
0 |
T179 |
0 |
7 |
0 |
0 |
T271 |
52855 |
0 |
0 |
0 |
T309 |
16196 |
0 |
0 |
0 |
T345 |
0 |
5 |
0 |
0 |
T346 |
0 |
6 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
56943 |
0 |
0 |
0 |
T383 |
40241 |
0 |
0 |
0 |
T384 |
23241 |
0 |
0 |
0 |
T385 |
37678 |
0 |
0 |
0 |
T386 |
55749 |
0 |
0 |
0 |
T387 |
397250 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
96075906 |
0 |
0 |
T1 |
360918 |
360315 |
0 |
0 |
T2 |
138831 |
138194 |
0 |
0 |
T3 |
123248 |
122898 |
0 |
0 |
T4 |
77312 |
76527 |
0 |
0 |
T33 |
31017 |
30422 |
0 |
0 |
T59 |
35586 |
35273 |
0 |
0 |
T60 |
58452 |
57871 |
0 |
0 |
T98 |
56087 |
55304 |
0 |
0 |
T102 |
415253 |
414485 |
0 |
0 |
T132 |
267617 |
267221 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T17,T19,T47 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T17,T19,T47 |
1 | 1 | Covered | T17,T19,T47 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T19,T47 |
1 | 0 | Covered | T17,T19,T47 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T17,T19,T47 |
1 | 1 | Covered | T17,T19,T47 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T17,T19,T47 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T17,T19,T47 |
0 |
0 |
1 |
Covered |
T17,T19,T47 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T17,T19,T47 |
0 |
0 |
1 |
Covered |
T17,T19,T47 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
102501 |
0 |
0 |
T17 |
48139 |
675 |
0 |
0 |
T18 |
707673 |
0 |
0 |
0 |
T19 |
0 |
798 |
0 |
0 |
T26 |
0 |
2003 |
0 |
0 |
T47 |
0 |
667 |
0 |
0 |
T50 |
0 |
318 |
0 |
0 |
T57 |
0 |
1484 |
0 |
0 |
T58 |
0 |
1548 |
0 |
0 |
T95 |
392414 |
0 |
0 |
0 |
T113 |
46489 |
0 |
0 |
0 |
T142 |
0 |
710 |
0 |
0 |
T143 |
0 |
665 |
0 |
0 |
T144 |
0 |
750 |
0 |
0 |
T145 |
94986 |
0 |
0 |
0 |
T146 |
120935 |
0 |
0 |
0 |
T147 |
40325 |
0 |
0 |
0 |
T148 |
44197 |
0 |
0 |
0 |
T149 |
80333 |
0 |
0 |
0 |
T150 |
37790 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1279085 |
1110440 |
0 |
0 |
T1 |
3208 |
3044 |
0 |
0 |
T2 |
1447 |
1284 |
0 |
0 |
T3 |
1316 |
1152 |
0 |
0 |
T4 |
1194 |
965 |
0 |
0 |
T33 |
703 |
536 |
0 |
0 |
T59 |
637 |
473 |
0 |
0 |
T60 |
690 |
526 |
0 |
0 |
T98 |
621 |
460 |
0 |
0 |
T102 |
3628 |
3466 |
0 |
0 |
T132 |
2462 |
2301 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
222 |
0 |
0 |
T17 |
48139 |
2 |
0 |
0 |
T18 |
707673 |
0 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T57 |
0 |
4 |
0 |
0 |
T58 |
0 |
4 |
0 |
0 |
T95 |
392414 |
0 |
0 |
0 |
T113 |
46489 |
0 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
94986 |
0 |
0 |
0 |
T146 |
120935 |
0 |
0 |
0 |
T147 |
40325 |
0 |
0 |
0 |
T148 |
44197 |
0 |
0 |
0 |
T149 |
80333 |
0 |
0 |
0 |
T150 |
37790 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96693919 |
96075906 |
0 |
0 |
T1 |
360918 |
360315 |
0 |
0 |
T2 |
138831 |
138194 |
0 |
0 |
T3 |
123248 |
122898 |
0 |
0 |
T4 |
77312 |
76527 |
0 |
0 |
T33 |
31017 |
30422 |
0 |
0 |
T59 |
35586 |
35273 |
0 |
0 |
T60 |
58452 |
57871 |
0 |
0 |
T98 |
56087 |
55304 |
0 |
0 |
T102 |
415253 |
414485 |
0 |
0 |
T132 |
267617 |
267221 |
0 |
0 |