Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T24,T55,T56 |
| 1 | 0 | Covered | T24,T55,T56 |
| 1 | 1 | Covered | T24,T55,T56 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T24,T55,T56 |
| 1 | 0 | Covered | T24,T55,T56 |
| 1 | 1 | Covered | T24,T55,T56 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
243 |
0 |
0 |
| T24 |
620 |
2 |
0 |
0 |
| T54 |
606 |
0 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
5 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T204 |
1557 |
0 |
0 |
0 |
| T352 |
0 |
10 |
0 |
0 |
| T353 |
0 |
9 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T369 |
2007 |
0 |
0 |
0 |
| T386 |
629 |
0 |
0 |
0 |
| T388 |
610 |
0 |
0 |
0 |
| T389 |
661 |
0 |
0 |
0 |
| T390 |
842 |
0 |
0 |
0 |
| T391 |
428 |
0 |
0 |
0 |
| T392 |
1284 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
243 |
0 |
0 |
| T24 |
43162 |
2 |
0 |
0 |
| T54 |
31224 |
0 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
5 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T204 |
125354 |
0 |
0 |
0 |
| T352 |
0 |
10 |
0 |
0 |
| T353 |
0 |
9 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T369 |
135472 |
0 |
0 |
0 |
| T386 |
40510 |
0 |
0 |
0 |
| T388 |
42392 |
0 |
0 |
0 |
| T389 |
41593 |
0 |
0 |
0 |
| T390 |
62924 |
0 |
0 |
0 |
| T391 |
23009 |
0 |
0 |
0 |
| T392 |
44330 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T24,T55,T56 |
| 1 | 0 | Covered | T24,T55,T56 |
| 1 | 1 | Covered | T24,T55,T56 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T24,T55,T56 |
| 1 | 0 | Covered | T24,T55,T56 |
| 1 | 1 | Covered | T24,T55,T56 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
243 |
0 |
0 |
| T24 |
43162 |
2 |
0 |
0 |
| T54 |
31224 |
0 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
5 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T204 |
125354 |
0 |
0 |
0 |
| T352 |
0 |
10 |
0 |
0 |
| T353 |
0 |
9 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T369 |
135472 |
0 |
0 |
0 |
| T386 |
40510 |
0 |
0 |
0 |
| T388 |
42392 |
0 |
0 |
0 |
| T389 |
41593 |
0 |
0 |
0 |
| T390 |
62924 |
0 |
0 |
0 |
| T391 |
23009 |
0 |
0 |
0 |
| T392 |
44330 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
243 |
0 |
0 |
| T24 |
620 |
2 |
0 |
0 |
| T54 |
606 |
0 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
5 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T204 |
1557 |
0 |
0 |
0 |
| T352 |
0 |
10 |
0 |
0 |
| T353 |
0 |
9 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T369 |
2007 |
0 |
0 |
0 |
| T386 |
629 |
0 |
0 |
0 |
| T388 |
610 |
0 |
0 |
0 |
| T389 |
661 |
0 |
0 |
0 |
| T390 |
842 |
0 |
0 |
0 |
| T391 |
428 |
0 |
0 |
0 |
| T392 |
1284 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T60,T178,T179 |
| 1 | 0 | Covered | T60,T178,T179 |
| 1 | 1 | Covered | T60,T179,T355 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T60,T178,T179 |
| 1 | 0 | Covered | T60,T179,T355 |
| 1 | 1 | Covered | T60,T178,T179 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
235 |
0 |
0 |
| T60 |
840 |
2 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
9 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T352 |
0 |
7 |
0 |
0 |
| T353 |
0 |
13 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
| T394 |
322 |
0 |
0 |
0 |
| T395 |
1266 |
0 |
0 |
0 |
| T396 |
516 |
0 |
0 |
0 |
| T397 |
606 |
0 |
0 |
0 |
| T398 |
866 |
0 |
0 |
0 |
| T399 |
816 |
0 |
0 |
0 |
| T400 |
1422 |
0 |
0 |
0 |
| T401 |
415 |
0 |
0 |
0 |
| T402 |
817 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
236 |
0 |
0 |
| T60 |
35212 |
3 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
9 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T352 |
0 |
7 |
0 |
0 |
| T353 |
0 |
13 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
| T394 |
20064 |
0 |
0 |
0 |
| T395 |
54131 |
0 |
0 |
0 |
| T396 |
36038 |
0 |
0 |
0 |
| T397 |
54620 |
0 |
0 |
0 |
| T398 |
61705 |
0 |
0 |
0 |
| T399 |
80341 |
0 |
0 |
0 |
| T400 |
148825 |
0 |
0 |
0 |
| T401 |
24908 |
0 |
0 |
0 |
| T402 |
67155 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T60,T178,T179 |
| 1 | 0 | Covered | T60,T178,T179 |
| 1 | 1 | Covered | T60,T179,T355 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T60,T178,T179 |
| 1 | 0 | Covered | T60,T179,T355 |
| 1 | 1 | Covered | T60,T178,T179 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
235 |
0 |
0 |
| T60 |
35212 |
2 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
9 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T352 |
0 |
7 |
0 |
0 |
| T353 |
0 |
13 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
| T394 |
20064 |
0 |
0 |
0 |
| T395 |
54131 |
0 |
0 |
0 |
| T396 |
36038 |
0 |
0 |
0 |
| T397 |
54620 |
0 |
0 |
0 |
| T398 |
61705 |
0 |
0 |
0 |
| T399 |
80341 |
0 |
0 |
0 |
| T400 |
148825 |
0 |
0 |
0 |
| T401 |
24908 |
0 |
0 |
0 |
| T402 |
67155 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
235 |
0 |
0 |
| T60 |
840 |
2 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
9 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T352 |
0 |
7 |
0 |
0 |
| T353 |
0 |
13 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
| T394 |
322 |
0 |
0 |
0 |
| T395 |
1266 |
0 |
0 |
0 |
| T396 |
516 |
0 |
0 |
0 |
| T397 |
606 |
0 |
0 |
0 |
| T398 |
866 |
0 |
0 |
0 |
| T399 |
816 |
0 |
0 |
0 |
| T400 |
1422 |
0 |
0 |
0 |
| T401 |
415 |
0 |
0 |
0 |
| T402 |
817 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
265 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
8 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
8 |
0 |
0 |
| T353 |
6088 |
14 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
19 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
265 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
8 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
8 |
0 |
0 |
| T353 |
666773 |
14 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
19 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
265 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
8 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
8 |
0 |
0 |
| T353 |
666773 |
14 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
19 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
265 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
8 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
8 |
0 |
0 |
| T353 |
6088 |
14 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
19 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
268 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
4 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
10 |
0 |
0 |
| T353 |
6088 |
5 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
14 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
268 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
4 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
10 |
0 |
0 |
| T353 |
666773 |
5 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
14 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
268 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
4 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
10 |
0 |
0 |
| T353 |
666773 |
5 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
14 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
268 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
4 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
10 |
0 |
0 |
| T353 |
6088 |
5 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
14 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
251 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
8 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
12 |
0 |
0 |
| T353 |
6088 |
9 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
14 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
251 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
8 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
12 |
0 |
0 |
| T353 |
666773 |
9 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
14 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
251 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
8 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
12 |
0 |
0 |
| T353 |
666773 |
9 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
14 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
251 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
8 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
12 |
0 |
0 |
| T353 |
6088 |
9 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
14 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T51,T52 |
| 1 | 0 | Covered | T16,T51,T52 |
| 1 | 1 | Covered | T16,T51,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T51,T52 |
| 1 | 0 | Covered | T16,T51,T52 |
| 1 | 1 | Covered | T16,T51,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
298 |
0 |
0 |
| T6 |
1683 |
0 |
0 |
0 |
| T10 |
674 |
0 |
0 |
0 |
| T16 |
3791 |
2 |
0 |
0 |
| T45 |
2714 |
0 |
0 |
0 |
| T50 |
291 |
0 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T58 |
0 |
4 |
0 |
0 |
| T59 |
0 |
4 |
0 |
0 |
| T75 |
2182 |
0 |
0 |
0 |
| T81 |
534 |
0 |
0 |
0 |
| T98 |
1809 |
0 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T130 |
0 |
2 |
0 |
0 |
| T131 |
0 |
2 |
0 |
0 |
| T132 |
550 |
0 |
0 |
0 |
| T133 |
747 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
299 |
0 |
0 |
| T6 |
80402 |
0 |
0 |
0 |
| T10 |
58689 |
0 |
0 |
0 |
| T16 |
160080 |
2 |
0 |
0 |
| T45 |
298498 |
0 |
0 |
0 |
| T50 |
14533 |
0 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T58 |
0 |
4 |
0 |
0 |
| T59 |
0 |
4 |
0 |
0 |
| T75 |
161354 |
0 |
0 |
0 |
| T81 |
36591 |
0 |
0 |
0 |
| T98 |
186732 |
0 |
0 |
0 |
| T102 |
0 |
3 |
0 |
0 |
| T130 |
0 |
2 |
0 |
0 |
| T131 |
0 |
2 |
0 |
0 |
| T132 |
53628 |
0 |
0 |
0 |
| T133 |
58819 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T51,T52 |
| 1 | 0 | Covered | T16,T51,T52 |
| 1 | 1 | Covered | T16,T51,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T51,T52 |
| 1 | 0 | Covered | T16,T51,T52 |
| 1 | 1 | Covered | T16,T51,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
298 |
0 |
0 |
| T6 |
80402 |
0 |
0 |
0 |
| T10 |
58689 |
0 |
0 |
0 |
| T16 |
160080 |
2 |
0 |
0 |
| T45 |
298498 |
0 |
0 |
0 |
| T50 |
14533 |
0 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T58 |
0 |
4 |
0 |
0 |
| T59 |
0 |
4 |
0 |
0 |
| T75 |
161354 |
0 |
0 |
0 |
| T81 |
36591 |
0 |
0 |
0 |
| T98 |
186732 |
0 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T130 |
0 |
2 |
0 |
0 |
| T131 |
0 |
2 |
0 |
0 |
| T132 |
53628 |
0 |
0 |
0 |
| T133 |
58819 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
298 |
0 |
0 |
| T6 |
1683 |
0 |
0 |
0 |
| T10 |
674 |
0 |
0 |
0 |
| T16 |
3791 |
2 |
0 |
0 |
| T45 |
2714 |
0 |
0 |
0 |
| T50 |
291 |
0 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T58 |
0 |
4 |
0 |
0 |
| T59 |
0 |
4 |
0 |
0 |
| T75 |
2182 |
0 |
0 |
0 |
| T81 |
534 |
0 |
0 |
0 |
| T98 |
1809 |
0 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T130 |
0 |
2 |
0 |
0 |
| T131 |
0 |
2 |
0 |
0 |
| T132 |
550 |
0 |
0 |
0 |
| T133 |
747 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T178,T179 |
| 1 | 0 | Covered | T57,T178,T179 |
| 1 | 1 | Covered | T57,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T178,T179 |
| 1 | 0 | Covered | T57,T355,T354 |
| 1 | 1 | Covered | T57,T178,T179 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
232 |
0 |
0 |
| T57 |
1009 |
2 |
0 |
0 |
| T121 |
980 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
1 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T352 |
0 |
6 |
0 |
0 |
| T353 |
0 |
7 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
| T407 |
491 |
0 |
0 |
0 |
| T408 |
607 |
0 |
0 |
0 |
| T409 |
1389 |
0 |
0 |
0 |
| T410 |
707 |
0 |
0 |
0 |
| T411 |
4286 |
0 |
0 |
0 |
| T412 |
403 |
0 |
0 |
0 |
| T413 |
2729 |
0 |
0 |
0 |
| T414 |
991 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
233 |
0 |
0 |
| T57 |
42991 |
3 |
0 |
0 |
| T121 |
61431 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
1 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T352 |
0 |
6 |
0 |
0 |
| T353 |
0 |
7 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
| T407 |
30894 |
0 |
0 |
0 |
| T408 |
41275 |
0 |
0 |
0 |
| T409 |
134834 |
0 |
0 |
0 |
| T410 |
55548 |
0 |
0 |
0 |
| T411 |
477187 |
0 |
0 |
0 |
| T412 |
29026 |
0 |
0 |
0 |
| T413 |
300723 |
0 |
0 |
0 |
| T414 |
90006 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T178,T179 |
| 1 | 0 | Covered | T57,T178,T179 |
| 1 | 1 | Covered | T57,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T178,T179 |
| 1 | 0 | Covered | T57,T355,T354 |
| 1 | 1 | Covered | T57,T178,T179 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
232 |
0 |
0 |
| T57 |
42991 |
2 |
0 |
0 |
| T121 |
61431 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
1 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T352 |
0 |
6 |
0 |
0 |
| T353 |
0 |
7 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
| T407 |
30894 |
0 |
0 |
0 |
| T408 |
41275 |
0 |
0 |
0 |
| T409 |
134834 |
0 |
0 |
0 |
| T410 |
55548 |
0 |
0 |
0 |
| T411 |
477187 |
0 |
0 |
0 |
| T412 |
29026 |
0 |
0 |
0 |
| T413 |
300723 |
0 |
0 |
0 |
| T414 |
90006 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
232 |
0 |
0 |
| T57 |
1009 |
2 |
0 |
0 |
| T121 |
980 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
1 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T352 |
0 |
6 |
0 |
0 |
| T353 |
0 |
7 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
| T407 |
491 |
0 |
0 |
0 |
| T408 |
607 |
0 |
0 |
0 |
| T409 |
1389 |
0 |
0 |
0 |
| T410 |
707 |
0 |
0 |
0 |
| T411 |
4286 |
0 |
0 |
0 |
| T412 |
403 |
0 |
0 |
0 |
| T413 |
2729 |
0 |
0 |
0 |
| T414 |
991 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
248 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
10 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
8 |
0 |
0 |
| T353 |
6088 |
12 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
16 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
248 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
10 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
8 |
0 |
0 |
| T353 |
666773 |
12 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
16 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
248 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
10 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
8 |
0 |
0 |
| T353 |
666773 |
12 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
16 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
248 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
10 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
8 |
0 |
0 |
| T353 |
6088 |
12 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
16 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T24,T55,T56 |
| 1 | 0 | Covered | T24,T55,T56 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T24,T55,T56 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T24,T55,T56 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
273 |
0 |
0 |
| T24 |
620 |
1 |
0 |
0 |
| T54 |
606 |
0 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
8 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T204 |
1557 |
0 |
0 |
0 |
| T352 |
0 |
14 |
0 |
0 |
| T353 |
0 |
7 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T369 |
2007 |
0 |
0 |
0 |
| T386 |
629 |
0 |
0 |
0 |
| T388 |
610 |
0 |
0 |
0 |
| T389 |
661 |
0 |
0 |
0 |
| T390 |
842 |
0 |
0 |
0 |
| T391 |
428 |
0 |
0 |
0 |
| T392 |
1284 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
273 |
0 |
0 |
| T24 |
43162 |
1 |
0 |
0 |
| T54 |
31224 |
0 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
8 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T204 |
125354 |
0 |
0 |
0 |
| T352 |
0 |
14 |
0 |
0 |
| T353 |
0 |
7 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T369 |
135472 |
0 |
0 |
0 |
| T386 |
40510 |
0 |
0 |
0 |
| T388 |
42392 |
0 |
0 |
0 |
| T389 |
41593 |
0 |
0 |
0 |
| T390 |
62924 |
0 |
0 |
0 |
| T391 |
23009 |
0 |
0 |
0 |
| T392 |
44330 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T24,T55,T56 |
| 1 | 0 | Covered | T24,T55,T56 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T24,T55,T56 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T24,T55,T56 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
273 |
0 |
0 |
| T24 |
43162 |
1 |
0 |
0 |
| T54 |
31224 |
0 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
8 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T204 |
125354 |
0 |
0 |
0 |
| T352 |
0 |
14 |
0 |
0 |
| T353 |
0 |
7 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T369 |
135472 |
0 |
0 |
0 |
| T386 |
40510 |
0 |
0 |
0 |
| T388 |
42392 |
0 |
0 |
0 |
| T389 |
41593 |
0 |
0 |
0 |
| T390 |
62924 |
0 |
0 |
0 |
| T391 |
23009 |
0 |
0 |
0 |
| T392 |
44330 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
273 |
0 |
0 |
| T24 |
620 |
1 |
0 |
0 |
| T54 |
606 |
0 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
8 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T204 |
1557 |
0 |
0 |
0 |
| T352 |
0 |
14 |
0 |
0 |
| T353 |
0 |
7 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T369 |
2007 |
0 |
0 |
0 |
| T386 |
629 |
0 |
0 |
0 |
| T388 |
610 |
0 |
0 |
0 |
| T389 |
661 |
0 |
0 |
0 |
| T390 |
842 |
0 |
0 |
0 |
| T391 |
428 |
0 |
0 |
0 |
| T392 |
1284 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T60,T178,T179 |
| 1 | 0 | Covered | T60,T178,T179 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T60,T178,T179 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T60,T178,T179 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
262 |
0 |
0 |
| T60 |
840 |
1 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
10 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T352 |
0 |
13 |
0 |
0 |
| T353 |
0 |
11 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
| T394 |
322 |
0 |
0 |
0 |
| T395 |
1266 |
0 |
0 |
0 |
| T396 |
516 |
0 |
0 |
0 |
| T397 |
606 |
0 |
0 |
0 |
| T398 |
866 |
0 |
0 |
0 |
| T399 |
816 |
0 |
0 |
0 |
| T400 |
1422 |
0 |
0 |
0 |
| T401 |
415 |
0 |
0 |
0 |
| T402 |
817 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
263 |
0 |
0 |
| T60 |
35212 |
1 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
10 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T352 |
0 |
13 |
0 |
0 |
| T353 |
0 |
11 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
| T394 |
20064 |
0 |
0 |
0 |
| T395 |
54131 |
0 |
0 |
0 |
| T396 |
36038 |
0 |
0 |
0 |
| T397 |
54620 |
0 |
0 |
0 |
| T398 |
61705 |
0 |
0 |
0 |
| T399 |
80341 |
0 |
0 |
0 |
| T400 |
148825 |
0 |
0 |
0 |
| T401 |
24908 |
0 |
0 |
0 |
| T402 |
67155 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T60,T178,T179 |
| 1 | 0 | Covered | T60,T178,T179 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T60,T178,T179 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T60,T178,T179 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
263 |
0 |
0 |
| T60 |
35212 |
1 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
10 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T352 |
0 |
13 |
0 |
0 |
| T353 |
0 |
11 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
| T394 |
20064 |
0 |
0 |
0 |
| T395 |
54131 |
0 |
0 |
0 |
| T396 |
36038 |
0 |
0 |
0 |
| T397 |
54620 |
0 |
0 |
0 |
| T398 |
61705 |
0 |
0 |
0 |
| T399 |
80341 |
0 |
0 |
0 |
| T400 |
148825 |
0 |
0 |
0 |
| T401 |
24908 |
0 |
0 |
0 |
| T402 |
67155 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
263 |
0 |
0 |
| T60 |
840 |
1 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
10 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T352 |
0 |
13 |
0 |
0 |
| T353 |
0 |
11 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
| T394 |
322 |
0 |
0 |
0 |
| T395 |
1266 |
0 |
0 |
0 |
| T396 |
516 |
0 |
0 |
0 |
| T397 |
606 |
0 |
0 |
0 |
| T398 |
866 |
0 |
0 |
0 |
| T399 |
816 |
0 |
0 |
0 |
| T400 |
1422 |
0 |
0 |
0 |
| T401 |
415 |
0 |
0 |
0 |
| T402 |
817 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
270 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
9 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
4 |
0 |
0 |
| T353 |
6088 |
12 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
3 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
270 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
9 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
4 |
0 |
0 |
| T353 |
666773 |
12 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
3 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
270 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
9 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
4 |
0 |
0 |
| T353 |
666773 |
12 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
3 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
270 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
9 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
4 |
0 |
0 |
| T353 |
6088 |
12 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
3 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
225 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
6 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
8 |
0 |
0 |
| T353 |
6088 |
9 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
9 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
225 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
6 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
8 |
0 |
0 |
| T353 |
666773 |
9 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
9 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
225 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
6 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
8 |
0 |
0 |
| T353 |
666773 |
9 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
9 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
225 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
6 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
8 |
0 |
0 |
| T353 |
6088 |
9 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
9 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
236 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
7 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
9 |
0 |
0 |
| T353 |
6088 |
3 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
9 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
236 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
7 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
9 |
0 |
0 |
| T353 |
666773 |
3 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
9 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
236 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
7 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
9 |
0 |
0 |
| T353 |
666773 |
3 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
9 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
236 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
7 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
9 |
0 |
0 |
| T353 |
6088 |
3 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
9 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T51,T52 |
| 1 | 0 | Covered | T16,T51,T52 |
| 1 | 1 | Covered | T51,T58,T59 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T51,T52 |
| 1 | 0 | Covered | T51,T58,T59 |
| 1 | 1 | Covered | T16,T51,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
265 |
0 |
0 |
| T6 |
1683 |
0 |
0 |
0 |
| T10 |
674 |
0 |
0 |
0 |
| T16 |
3791 |
1 |
0 |
0 |
| T45 |
2714 |
0 |
0 |
0 |
| T50 |
291 |
0 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T58 |
0 |
2 |
0 |
0 |
| T59 |
0 |
2 |
0 |
0 |
| T75 |
2182 |
0 |
0 |
0 |
| T81 |
534 |
0 |
0 |
0 |
| T98 |
1809 |
0 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T130 |
0 |
1 |
0 |
0 |
| T131 |
0 |
1 |
0 |
0 |
| T132 |
550 |
0 |
0 |
0 |
| T133 |
747 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
265 |
0 |
0 |
| T6 |
80402 |
0 |
0 |
0 |
| T10 |
58689 |
0 |
0 |
0 |
| T16 |
160080 |
1 |
0 |
0 |
| T45 |
298498 |
0 |
0 |
0 |
| T50 |
14533 |
0 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T58 |
0 |
2 |
0 |
0 |
| T59 |
0 |
2 |
0 |
0 |
| T75 |
161354 |
0 |
0 |
0 |
| T81 |
36591 |
0 |
0 |
0 |
| T98 |
186732 |
0 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T130 |
0 |
1 |
0 |
0 |
| T131 |
0 |
1 |
0 |
0 |
| T132 |
53628 |
0 |
0 |
0 |
| T133 |
58819 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T51,T52 |
| 1 | 0 | Covered | T16,T51,T52 |
| 1 | 1 | Covered | T51,T58,T59 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T51,T52 |
| 1 | 0 | Covered | T51,T58,T59 |
| 1 | 1 | Covered | T16,T51,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
265 |
0 |
0 |
| T6 |
80402 |
0 |
0 |
0 |
| T10 |
58689 |
0 |
0 |
0 |
| T16 |
160080 |
1 |
0 |
0 |
| T45 |
298498 |
0 |
0 |
0 |
| T50 |
14533 |
0 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T58 |
0 |
2 |
0 |
0 |
| T59 |
0 |
2 |
0 |
0 |
| T75 |
161354 |
0 |
0 |
0 |
| T81 |
36591 |
0 |
0 |
0 |
| T98 |
186732 |
0 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T130 |
0 |
1 |
0 |
0 |
| T131 |
0 |
1 |
0 |
0 |
| T132 |
53628 |
0 |
0 |
0 |
| T133 |
58819 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
265 |
0 |
0 |
| T6 |
1683 |
0 |
0 |
0 |
| T10 |
674 |
0 |
0 |
0 |
| T16 |
3791 |
1 |
0 |
0 |
| T45 |
2714 |
0 |
0 |
0 |
| T50 |
291 |
0 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T58 |
0 |
2 |
0 |
0 |
| T59 |
0 |
2 |
0 |
0 |
| T75 |
2182 |
0 |
0 |
0 |
| T81 |
534 |
0 |
0 |
0 |
| T98 |
1809 |
0 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T130 |
0 |
1 |
0 |
0 |
| T131 |
0 |
1 |
0 |
0 |
| T132 |
550 |
0 |
0 |
0 |
| T133 |
747 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T178,T179 |
| 1 | 0 | Covered | T57,T178,T179 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T178,T179 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T57,T178,T179 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
243 |
0 |
0 |
| T57 |
1009 |
1 |
0 |
0 |
| T121 |
980 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
6 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T352 |
0 |
7 |
0 |
0 |
| T353 |
0 |
10 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
| T407 |
491 |
0 |
0 |
0 |
| T408 |
607 |
0 |
0 |
0 |
| T409 |
1389 |
0 |
0 |
0 |
| T410 |
707 |
0 |
0 |
0 |
| T411 |
4286 |
0 |
0 |
0 |
| T412 |
403 |
0 |
0 |
0 |
| T413 |
2729 |
0 |
0 |
0 |
| T414 |
991 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
243 |
0 |
0 |
| T57 |
42991 |
1 |
0 |
0 |
| T121 |
61431 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
6 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T352 |
0 |
7 |
0 |
0 |
| T353 |
0 |
10 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
| T407 |
30894 |
0 |
0 |
0 |
| T408 |
41275 |
0 |
0 |
0 |
| T409 |
134834 |
0 |
0 |
0 |
| T410 |
55548 |
0 |
0 |
0 |
| T411 |
477187 |
0 |
0 |
0 |
| T412 |
29026 |
0 |
0 |
0 |
| T413 |
300723 |
0 |
0 |
0 |
| T414 |
90006 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T178,T179 |
| 1 | 0 | Covered | T57,T178,T179 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T178,T179 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T57,T178,T179 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
243 |
0 |
0 |
| T57 |
42991 |
1 |
0 |
0 |
| T121 |
61431 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
6 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T352 |
0 |
7 |
0 |
0 |
| T353 |
0 |
10 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
| T407 |
30894 |
0 |
0 |
0 |
| T408 |
41275 |
0 |
0 |
0 |
| T409 |
134834 |
0 |
0 |
0 |
| T410 |
55548 |
0 |
0 |
0 |
| T411 |
477187 |
0 |
0 |
0 |
| T412 |
29026 |
0 |
0 |
0 |
| T413 |
300723 |
0 |
0 |
0 |
| T414 |
90006 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
243 |
0 |
0 |
| T57 |
1009 |
1 |
0 |
0 |
| T121 |
980 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
6 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T352 |
0 |
7 |
0 |
0 |
| T353 |
0 |
10 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
| T407 |
491 |
0 |
0 |
0 |
| T408 |
607 |
0 |
0 |
0 |
| T409 |
1389 |
0 |
0 |
0 |
| T410 |
707 |
0 |
0 |
0 |
| T411 |
4286 |
0 |
0 |
0 |
| T412 |
403 |
0 |
0 |
0 |
| T413 |
2729 |
0 |
0 |
0 |
| T414 |
991 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
257 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
4 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
6 |
0 |
0 |
| T353 |
6088 |
8 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
11 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
257 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
4 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
6 |
0 |
0 |
| T353 |
666773 |
8 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
11 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
257 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
4 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
6 |
0 |
0 |
| T353 |
666773 |
8 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
11 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
257 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
4 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
6 |
0 |
0 |
| T353 |
6088 |
8 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
11 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
228 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
3 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
2 |
0 |
0 |
| T353 |
6088 |
6 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
13 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
229 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
3 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
2 |
0 |
0 |
| T353 |
666773 |
6 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
13 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
229 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
3 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
2 |
0 |
0 |
| T353 |
666773 |
6 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
13 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
229 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
3 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
2 |
0 |
0 |
| T353 |
6088 |
6 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
13 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T108,T53,T54 |
| 1 | 0 | Covered | T108,T53,T54 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T108,T53,T54 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T53,T54,T178 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
289 |
0 |
0 |
| T54 |
606 |
1 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
2 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T184 |
755 |
0 |
0 |
0 |
| T352 |
0 |
12 |
0 |
0 |
| T353 |
0 |
20 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
| T392 |
1284 |
0 |
0 |
0 |
| T684 |
1381 |
0 |
0 |
0 |
| T685 |
782 |
0 |
0 |
0 |
| T686 |
2674 |
0 |
0 |
0 |
| T687 |
5324 |
0 |
0 |
0 |
| T688 |
677 |
0 |
0 |
0 |
| T689 |
559 |
0 |
0 |
0 |
| T690 |
311 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
291 |
0 |
0 |
| T17 |
37939 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T74 |
63772 |
0 |
0 |
0 |
| T108 |
42518 |
1 |
0 |
0 |
| T153 |
20325 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
2 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T183 |
54818 |
0 |
0 |
0 |
| T189 |
136622 |
0 |
0 |
0 |
| T206 |
53214 |
0 |
0 |
0 |
| T308 |
315999 |
0 |
0 |
0 |
| T309 |
43174 |
0 |
0 |
0 |
| T352 |
0 |
12 |
0 |
0 |
| T353 |
0 |
20 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T418 |
94204 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T54,T178 |
| 1 | 0 | Covered | T54,T178,T179 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T54,T178 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T53,T54,T178 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
290 |
0 |
0 |
| T15 |
265859 |
0 |
0 |
0 |
| T53 |
39952 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T84 |
130398 |
0 |
0 |
0 |
| T152 |
96182 |
0 |
0 |
0 |
| T159 |
62059 |
0 |
0 |
0 |
| T174 |
41071 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
2 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T190 |
17256 |
0 |
0 |
0 |
| T342 |
41023 |
0 |
0 |
0 |
| T352 |
0 |
12 |
0 |
0 |
| T353 |
0 |
20 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T373 |
41731 |
0 |
0 |
0 |
| T419 |
88364 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
290 |
0 |
0 |
| T15 |
2388 |
0 |
0 |
0 |
| T53 |
672 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T84 |
1310 |
0 |
0 |
0 |
| T152 |
1079 |
0 |
0 |
0 |
| T159 |
896 |
0 |
0 |
0 |
| T174 |
896 |
0 |
0 |
0 |
| T178 |
0 |
1 |
0 |
0 |
| T179 |
0 |
2 |
0 |
0 |
| T180 |
0 |
1 |
0 |
0 |
| T190 |
466 |
0 |
0 |
0 |
| T342 |
602 |
0 |
0 |
0 |
| T352 |
0 |
12 |
0 |
0 |
| T353 |
0 |
20 |
0 |
0 |
| T354 |
0 |
2 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T356 |
0 |
2 |
0 |
0 |
| T373 |
575 |
0 |
0 |
0 |
| T419 |
943 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
294 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
3 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
13 |
0 |
0 |
| T353 |
6088 |
16 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
14 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
294 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
3 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
13 |
0 |
0 |
| T353 |
666773 |
16 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
14 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T178,T179,T180 |
| 1 | 1 | Covered | T179,T355,T354 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T178,T179,T180 |
| 1 | 0 | Covered | T179,T355,T354 |
| 1 | 1 | Covered | T178,T179,T180 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115509111 |
294 |
0 |
0 |
| T178 |
40116 |
1 |
0 |
0 |
| T179 |
277736 |
3 |
0 |
0 |
| T180 |
44778 |
1 |
0 |
0 |
| T352 |
634495 |
13 |
0 |
0 |
| T353 |
666773 |
16 |
0 |
0 |
| T354 |
72876 |
2 |
0 |
0 |
| T355 |
72220 |
2 |
0 |
0 |
| T356 |
74216 |
2 |
0 |
0 |
| T374 |
705736 |
14 |
0 |
0 |
| T387 |
50522 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1459391 |
294 |
0 |
0 |
| T178 |
636 |
1 |
0 |
0 |
| T179 |
2567 |
3 |
0 |
0 |
| T180 |
693 |
1 |
0 |
0 |
| T352 |
5497 |
13 |
0 |
0 |
| T353 |
6088 |
16 |
0 |
0 |
| T354 |
837 |
2 |
0 |
0 |
| T355 |
848 |
2 |
0 |
0 |
| T356 |
916 |
2 |
0 |
0 |
| T374 |
6188 |
14 |
0 |
0 |
| T387 |
712 |
1 |
0 |
0 |