Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T25,T18 |
| 1 | 0 | Covered | T16,T25,T18 |
| 1 | 1 | Covered | T16,T25,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T25,T18 |
| 1 | 0 | Covered | T16,T25,T18 |
| 1 | 1 | Covered | T16,T25,T18 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
13094 |
0 |
0 |
| T13 |
559 |
0 |
0 |
0 |
| T16 |
3782 |
4 |
0 |
0 |
| T17 |
40240 |
0 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T25 |
39218 |
6 |
0 |
0 |
| T26 |
0 |
8 |
0 |
0 |
| T45 |
595 |
0 |
0 |
0 |
| T46 |
426 |
0 |
0 |
0 |
| T50 |
0 |
4 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T70 |
403 |
0 |
0 |
0 |
| T76 |
767 |
0 |
0 |
0 |
| T77 |
977 |
0 |
0 |
0 |
| T86 |
1239 |
0 |
0 |
0 |
| T92 |
312912 |
0 |
0 |
0 |
| T118 |
39674 |
0 |
0 |
0 |
| T119 |
0 |
2 |
0 |
0 |
| T120 |
0 |
2 |
0 |
0 |
| T121 |
0 |
2 |
0 |
0 |
| T122 |
343 |
0 |
0 |
0 |
| T123 |
525 |
0 |
0 |
0 |
| T131 |
75661 |
0 |
0 |
0 |
| T144 |
16819 |
0 |
0 |
0 |
| T150 |
65672 |
0 |
0 |
0 |
| T166 |
43080 |
3 |
0 |
0 |
| T167 |
0 |
17 |
0 |
0 |
| T168 |
0 |
13 |
0 |
0 |
| T191 |
0 |
2 |
0 |
0 |
| T266 |
65017 |
0 |
0 |
0 |
| T267 |
90128 |
0 |
0 |
0 |
| T348 |
0 |
45 |
0 |
0 |
| T349 |
0 |
20 |
0 |
0 |
| T350 |
0 |
6 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
7 |
0 |
0 |
| T380 |
0 |
2 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
19724 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
13101 |
0 |
0 |
| T13 |
49694 |
0 |
0 |
0 |
| T16 |
162374 |
4 |
0 |
0 |
| T17 |
40240 |
0 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T25 |
39218 |
7 |
0 |
0 |
| T26 |
0 |
9 |
0 |
0 |
| T45 |
30503 |
0 |
0 |
0 |
| T46 |
25316 |
0 |
0 |
0 |
| T50 |
0 |
5 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T70 |
27650 |
0 |
0 |
0 |
| T76 |
55719 |
0 |
0 |
0 |
| T77 |
71418 |
0 |
0 |
0 |
| T86 |
44060 |
0 |
0 |
0 |
| T92 |
312912 |
0 |
0 |
0 |
| T118 |
39674 |
0 |
0 |
0 |
| T119 |
0 |
2 |
0 |
0 |
| T120 |
0 |
2 |
0 |
0 |
| T121 |
0 |
2 |
0 |
0 |
| T122 |
15567 |
0 |
0 |
0 |
| T123 |
40802 |
0 |
0 |
0 |
| T131 |
75661 |
0 |
0 |
0 |
| T144 |
16819 |
0 |
0 |
0 |
| T150 |
65672 |
0 |
0 |
0 |
| T166 |
731 |
3 |
0 |
0 |
| T167 |
0 |
17 |
0 |
0 |
| T168 |
0 |
13 |
0 |
0 |
| T191 |
0 |
2 |
0 |
0 |
| T266 |
65017 |
0 |
0 |
0 |
| T267 |
90128 |
0 |
0 |
0 |
| T348 |
0 |
45 |
0 |
0 |
| T349 |
0 |
20 |
0 |
0 |
| T350 |
0 |
6 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
7 |
0 |
0 |
| T380 |
0 |
2 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
19724 |
0 |
0 |
0 |