Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T25,T26,T50 |
| 1 | 0 | Covered | T25,T26,T50 |
| 1 | 1 | Covered | T25,T26,T50 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T25,T26,T50 |
| 1 | 0 | Covered | T25,T26,T50 |
| 1 | 1 | Covered | T25,T26,T50 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
261 |
0 |
0 |
| T17 |
544 |
0 |
0 |
0 |
| T25 |
592 |
2 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T92 |
2875 |
0 |
0 |
0 |
| T118 |
504 |
0 |
0 |
0 |
| T131 |
1200 |
0 |
0 |
0 |
| T144 |
310 |
0 |
0 |
0 |
| T150 |
904 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
10 |
0 |
0 |
| T168 |
0 |
4 |
0 |
0 |
| T191 |
0 |
2 |
0 |
0 |
| T266 |
984 |
0 |
0 |
0 |
| T267 |
936 |
0 |
0 |
0 |
| T348 |
0 |
8 |
0 |
0 |
| T349 |
0 |
5 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T383 |
376 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
262 |
0 |
0 |
| T17 |
39696 |
0 |
0 |
0 |
| T25 |
38626 |
2 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T92 |
310037 |
0 |
0 |
0 |
| T118 |
39170 |
0 |
0 |
0 |
| T131 |
74461 |
0 |
0 |
0 |
| T144 |
16509 |
0 |
0 |
0 |
| T150 |
64768 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
10 |
0 |
0 |
| T168 |
0 |
4 |
0 |
0 |
| T191 |
0 |
3 |
0 |
0 |
| T266 |
64033 |
0 |
0 |
0 |
| T267 |
89192 |
0 |
0 |
0 |
| T348 |
0 |
8 |
0 |
0 |
| T349 |
0 |
5 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T383 |
19348 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T25,T26,T50 |
| 1 | 0 | Covered | T25,T26,T50 |
| 1 | 1 | Covered | T25,T26,T50 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T25,T26,T50 |
| 1 | 0 | Covered | T25,T26,T50 |
| 1 | 1 | Covered | T25,T26,T50 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
261 |
0 |
0 |
| T17 |
39696 |
0 |
0 |
0 |
| T25 |
38626 |
2 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T92 |
310037 |
0 |
0 |
0 |
| T118 |
39170 |
0 |
0 |
0 |
| T131 |
74461 |
0 |
0 |
0 |
| T144 |
16509 |
0 |
0 |
0 |
| T150 |
64768 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
10 |
0 |
0 |
| T168 |
0 |
4 |
0 |
0 |
| T191 |
0 |
2 |
0 |
0 |
| T266 |
64033 |
0 |
0 |
0 |
| T267 |
89192 |
0 |
0 |
0 |
| T348 |
0 |
8 |
0 |
0 |
| T349 |
0 |
5 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T383 |
19348 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
261 |
0 |
0 |
| T17 |
544 |
0 |
0 |
0 |
| T25 |
592 |
2 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T92 |
2875 |
0 |
0 |
0 |
| T118 |
504 |
0 |
0 |
0 |
| T131 |
1200 |
0 |
0 |
0 |
| T144 |
310 |
0 |
0 |
0 |
| T150 |
904 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
10 |
0 |
0 |
| T168 |
0 |
4 |
0 |
0 |
| T191 |
0 |
2 |
0 |
0 |
| T266 |
984 |
0 |
0 |
0 |
| T267 |
936 |
0 |
0 |
0 |
| T348 |
0 |
8 |
0 |
0 |
| T349 |
0 |
5 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T383 |
376 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
247 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
5 |
0 |
0 |
| T168 |
3146 |
7 |
0 |
0 |
| T348 |
5953 |
14 |
0 |
0 |
| T349 |
3267 |
1 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
6 |
0 |
0 |
| T381 |
2820 |
7 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
247 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
5 |
0 |
0 |
| T168 |
347317 |
7 |
0 |
0 |
| T348 |
666323 |
14 |
0 |
0 |
| T349 |
360907 |
1 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
6 |
0 |
0 |
| T381 |
298764 |
7 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
247 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
5 |
0 |
0 |
| T168 |
347317 |
7 |
0 |
0 |
| T348 |
666323 |
14 |
0 |
0 |
| T349 |
360907 |
1 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
6 |
0 |
0 |
| T381 |
298764 |
7 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
247 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
5 |
0 |
0 |
| T168 |
3146 |
7 |
0 |
0 |
| T348 |
5953 |
14 |
0 |
0 |
| T349 |
3267 |
1 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
6 |
0 |
0 |
| T381 |
2820 |
7 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
278 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
3 |
0 |
0 |
| T168 |
3146 |
2 |
0 |
0 |
| T348 |
5953 |
11 |
0 |
0 |
| T349 |
3267 |
12 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
7 |
0 |
0 |
| T381 |
2820 |
7 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
278 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
3 |
0 |
0 |
| T168 |
347317 |
2 |
0 |
0 |
| T348 |
666323 |
11 |
0 |
0 |
| T349 |
360907 |
12 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
7 |
0 |
0 |
| T381 |
298764 |
7 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
278 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
3 |
0 |
0 |
| T168 |
347317 |
2 |
0 |
0 |
| T348 |
666323 |
11 |
0 |
0 |
| T349 |
360907 |
12 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
7 |
0 |
0 |
| T381 |
298764 |
7 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
278 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
3 |
0 |
0 |
| T168 |
3146 |
2 |
0 |
0 |
| T348 |
5953 |
11 |
0 |
0 |
| T349 |
3267 |
12 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
7 |
0 |
0 |
| T381 |
2820 |
7 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
230 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
7 |
0 |
0 |
| T168 |
3146 |
3 |
0 |
0 |
| T348 |
5953 |
9 |
0 |
0 |
| T349 |
3267 |
2 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
3 |
0 |
0 |
| T381 |
2820 |
5 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
230 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
7 |
0 |
0 |
| T168 |
347317 |
3 |
0 |
0 |
| T348 |
666323 |
9 |
0 |
0 |
| T349 |
360907 |
2 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
3 |
0 |
0 |
| T381 |
298764 |
5 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
230 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
7 |
0 |
0 |
| T168 |
347317 |
3 |
0 |
0 |
| T348 |
666323 |
9 |
0 |
0 |
| T349 |
360907 |
2 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
3 |
0 |
0 |
| T381 |
298764 |
5 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
230 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
7 |
0 |
0 |
| T168 |
3146 |
3 |
0 |
0 |
| T348 |
5953 |
9 |
0 |
0 |
| T349 |
3267 |
2 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
3 |
0 |
0 |
| T381 |
2820 |
5 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
300 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
13 |
0 |
0 |
| T168 |
3146 |
8 |
0 |
0 |
| T348 |
5953 |
19 |
0 |
0 |
| T349 |
3267 |
3 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
2 |
0 |
0 |
| T381 |
2820 |
12 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
300 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
13 |
0 |
0 |
| T168 |
347317 |
8 |
0 |
0 |
| T348 |
666323 |
19 |
0 |
0 |
| T349 |
360907 |
3 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
2 |
0 |
0 |
| T381 |
298764 |
12 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
300 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
13 |
0 |
0 |
| T168 |
347317 |
8 |
0 |
0 |
| T348 |
666323 |
19 |
0 |
0 |
| T349 |
360907 |
3 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
2 |
0 |
0 |
| T381 |
298764 |
12 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
300 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
13 |
0 |
0 |
| T168 |
3146 |
8 |
0 |
0 |
| T348 |
5953 |
19 |
0 |
0 |
| T349 |
3267 |
3 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
2 |
0 |
0 |
| T381 |
2820 |
12 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T18,T52 |
| 1 | 0 | Covered | T16,T18,T52 |
| 1 | 1 | Covered | T16,T18,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T18,T52 |
| 1 | 0 | Covered | T16,T18,T52 |
| 1 | 1 | Covered | T16,T18,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
296 |
0 |
0 |
| T13 |
559 |
0 |
0 |
0 |
| T16 |
3782 |
4 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T45 |
595 |
0 |
0 |
0 |
| T46 |
426 |
0 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T70 |
403 |
0 |
0 |
0 |
| T76 |
767 |
0 |
0 |
0 |
| T77 |
977 |
0 |
0 |
0 |
| T86 |
1239 |
0 |
0 |
0 |
| T119 |
0 |
2 |
0 |
0 |
| T120 |
0 |
2 |
0 |
0 |
| T121 |
0 |
2 |
0 |
0 |
| T122 |
343 |
0 |
0 |
0 |
| T123 |
525 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T380 |
0 |
2 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
296 |
0 |
0 |
| T13 |
49694 |
0 |
0 |
0 |
| T16 |
162374 |
4 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T45 |
30503 |
0 |
0 |
0 |
| T46 |
25316 |
0 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T70 |
27650 |
0 |
0 |
0 |
| T76 |
55719 |
0 |
0 |
0 |
| T77 |
71418 |
0 |
0 |
0 |
| T86 |
44060 |
0 |
0 |
0 |
| T119 |
0 |
2 |
0 |
0 |
| T120 |
0 |
2 |
0 |
0 |
| T121 |
0 |
2 |
0 |
0 |
| T122 |
15567 |
0 |
0 |
0 |
| T123 |
40802 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T380 |
0 |
2 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T18,T52 |
| 1 | 0 | Covered | T16,T18,T52 |
| 1 | 1 | Covered | T16,T18,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T18,T52 |
| 1 | 0 | Covered | T16,T18,T52 |
| 1 | 1 | Covered | T16,T18,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
296 |
0 |
0 |
| T13 |
49694 |
0 |
0 |
0 |
| T16 |
162374 |
4 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T45 |
30503 |
0 |
0 |
0 |
| T46 |
25316 |
0 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T70 |
27650 |
0 |
0 |
0 |
| T76 |
55719 |
0 |
0 |
0 |
| T77 |
71418 |
0 |
0 |
0 |
| T86 |
44060 |
0 |
0 |
0 |
| T119 |
0 |
2 |
0 |
0 |
| T120 |
0 |
2 |
0 |
0 |
| T121 |
0 |
2 |
0 |
0 |
| T122 |
15567 |
0 |
0 |
0 |
| T123 |
40802 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T380 |
0 |
2 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
296 |
0 |
0 |
| T13 |
559 |
0 |
0 |
0 |
| T16 |
3782 |
4 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T45 |
595 |
0 |
0 |
0 |
| T46 |
426 |
0 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T70 |
403 |
0 |
0 |
0 |
| T76 |
767 |
0 |
0 |
0 |
| T77 |
977 |
0 |
0 |
0 |
| T86 |
1239 |
0 |
0 |
0 |
| T119 |
0 |
2 |
0 |
0 |
| T120 |
0 |
2 |
0 |
0 |
| T121 |
0 |
2 |
0 |
0 |
| T122 |
343 |
0 |
0 |
0 |
| T123 |
525 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T380 |
0 |
2 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T166,T350 |
| 1 | 0 | Covered | T51,T166,T350 |
| 1 | 1 | Covered | T51,T350,T167 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T166,T350 |
| 1 | 0 | Covered | T51,T350,T167 |
| 1 | 1 | Covered | T51,T166,T350 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
277 |
0 |
0 |
| T51 |
929 |
2 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
6 |
0 |
0 |
| T212 |
1522 |
0 |
0 |
0 |
| T314 |
458 |
0 |
0 |
0 |
| T348 |
0 |
15 |
0 |
0 |
| T349 |
0 |
4 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
6 |
0 |
0 |
| T381 |
0 |
9 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T388 |
782 |
0 |
0 |
0 |
| T389 |
795 |
0 |
0 |
0 |
| T390 |
350 |
0 |
0 |
0 |
| T391 |
882 |
0 |
0 |
0 |
| T392 |
321 |
0 |
0 |
0 |
| T393 |
367 |
0 |
0 |
0 |
| T394 |
823 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
278 |
0 |
0 |
| T51 |
33839 |
3 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
6 |
0 |
0 |
| T212 |
157227 |
0 |
0 |
0 |
| T314 |
20750 |
0 |
0 |
0 |
| T348 |
0 |
15 |
0 |
0 |
| T349 |
0 |
4 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
6 |
0 |
0 |
| T381 |
0 |
9 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T388 |
63296 |
0 |
0 |
0 |
| T389 |
62216 |
0 |
0 |
0 |
| T390 |
16001 |
0 |
0 |
0 |
| T391 |
68232 |
0 |
0 |
0 |
| T392 |
21080 |
0 |
0 |
0 |
| T393 |
23877 |
0 |
0 |
0 |
| T394 |
47761 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T166,T350 |
| 1 | 0 | Covered | T51,T166,T350 |
| 1 | 1 | Covered | T51,T350,T167 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T166,T350 |
| 1 | 0 | Covered | T51,T350,T167 |
| 1 | 1 | Covered | T51,T166,T350 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
277 |
0 |
0 |
| T51 |
33839 |
2 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
6 |
0 |
0 |
| T212 |
157227 |
0 |
0 |
0 |
| T314 |
20750 |
0 |
0 |
0 |
| T348 |
0 |
15 |
0 |
0 |
| T349 |
0 |
4 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
6 |
0 |
0 |
| T381 |
0 |
9 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T388 |
63296 |
0 |
0 |
0 |
| T389 |
62216 |
0 |
0 |
0 |
| T390 |
16001 |
0 |
0 |
0 |
| T391 |
68232 |
0 |
0 |
0 |
| T392 |
21080 |
0 |
0 |
0 |
| T393 |
23877 |
0 |
0 |
0 |
| T394 |
47761 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
277 |
0 |
0 |
| T51 |
929 |
2 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
6 |
0 |
0 |
| T212 |
1522 |
0 |
0 |
0 |
| T314 |
458 |
0 |
0 |
0 |
| T348 |
0 |
15 |
0 |
0 |
| T349 |
0 |
4 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
6 |
0 |
0 |
| T381 |
0 |
9 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T388 |
782 |
0 |
0 |
0 |
| T389 |
795 |
0 |
0 |
0 |
| T390 |
350 |
0 |
0 |
0 |
| T391 |
882 |
0 |
0 |
0 |
| T392 |
321 |
0 |
0 |
0 |
| T393 |
367 |
0 |
0 |
0 |
| T394 |
823 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T49,T166,T350 |
| 1 | 0 | Covered | T49,T166,T350 |
| 1 | 1 | Covered | T49,T350,T167 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T49,T166,T350 |
| 1 | 0 | Covered | T49,T350,T167 |
| 1 | 1 | Covered | T49,T166,T350 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
246 |
0 |
0 |
| T49 |
450 |
2 |
0 |
0 |
| T133 |
806 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
6 |
0 |
0 |
| T168 |
0 |
7 |
0 |
0 |
| T176 |
465 |
0 |
0 |
0 |
| T316 |
944 |
0 |
0 |
0 |
| T348 |
0 |
8 |
0 |
0 |
| T349 |
0 |
2 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
2 |
0 |
0 |
| T369 |
932 |
0 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T395 |
2630 |
0 |
0 |
0 |
| T396 |
5056 |
0 |
0 |
0 |
| T397 |
823 |
0 |
0 |
0 |
| T398 |
4786 |
0 |
0 |
0 |
| T399 |
414 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
247 |
0 |
0 |
| T49 |
25971 |
3 |
0 |
0 |
| T133 |
55684 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
6 |
0 |
0 |
| T168 |
0 |
7 |
0 |
0 |
| T176 |
19804 |
0 |
0 |
0 |
| T316 |
66415 |
0 |
0 |
0 |
| T348 |
0 |
8 |
0 |
0 |
| T349 |
0 |
2 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
2 |
0 |
0 |
| T369 |
49384 |
0 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T395 |
293453 |
0 |
0 |
0 |
| T396 |
291623 |
0 |
0 |
0 |
| T397 |
65132 |
0 |
0 |
0 |
| T398 |
549664 |
0 |
0 |
0 |
| T399 |
19064 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T49,T166,T350 |
| 1 | 0 | Covered | T49,T166,T350 |
| 1 | 1 | Covered | T49,T350,T167 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T49,T166,T350 |
| 1 | 0 | Covered | T49,T350,T167 |
| 1 | 1 | Covered | T49,T166,T350 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
246 |
0 |
0 |
| T49 |
25971 |
2 |
0 |
0 |
| T133 |
55684 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
6 |
0 |
0 |
| T168 |
0 |
7 |
0 |
0 |
| T176 |
19804 |
0 |
0 |
0 |
| T316 |
66415 |
0 |
0 |
0 |
| T348 |
0 |
8 |
0 |
0 |
| T349 |
0 |
2 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
2 |
0 |
0 |
| T369 |
49384 |
0 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T395 |
293453 |
0 |
0 |
0 |
| T396 |
291623 |
0 |
0 |
0 |
| T397 |
65132 |
0 |
0 |
0 |
| T398 |
549664 |
0 |
0 |
0 |
| T399 |
19064 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
246 |
0 |
0 |
| T49 |
450 |
2 |
0 |
0 |
| T133 |
806 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
6 |
0 |
0 |
| T168 |
0 |
7 |
0 |
0 |
| T176 |
465 |
0 |
0 |
0 |
| T316 |
944 |
0 |
0 |
0 |
| T348 |
0 |
8 |
0 |
0 |
| T349 |
0 |
2 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
2 |
0 |
0 |
| T369 |
932 |
0 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T395 |
2630 |
0 |
0 |
0 |
| T396 |
5056 |
0 |
0 |
0 |
| T397 |
823 |
0 |
0 |
0 |
| T398 |
4786 |
0 |
0 |
0 |
| T399 |
414 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T25,T26,T50 |
| 1 | 0 | Covered | T25,T26,T50 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T25,T26,T50 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T25,T26,T50 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
298 |
0 |
0 |
| T17 |
544 |
0 |
0 |
0 |
| T25 |
592 |
1 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T92 |
2875 |
0 |
0 |
0 |
| T118 |
504 |
0 |
0 |
0 |
| T131 |
1200 |
0 |
0 |
0 |
| T144 |
310 |
0 |
0 |
0 |
| T150 |
904 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
4 |
0 |
0 |
| T168 |
0 |
4 |
0 |
0 |
| T191 |
0 |
1 |
0 |
0 |
| T266 |
984 |
0 |
0 |
0 |
| T267 |
936 |
0 |
0 |
0 |
| T348 |
0 |
14 |
0 |
0 |
| T349 |
0 |
6 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T383 |
376 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
298 |
0 |
0 |
| T17 |
39696 |
0 |
0 |
0 |
| T25 |
38626 |
1 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T92 |
310037 |
0 |
0 |
0 |
| T118 |
39170 |
0 |
0 |
0 |
| T131 |
74461 |
0 |
0 |
0 |
| T144 |
16509 |
0 |
0 |
0 |
| T150 |
64768 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
4 |
0 |
0 |
| T168 |
0 |
4 |
0 |
0 |
| T191 |
0 |
1 |
0 |
0 |
| T266 |
64033 |
0 |
0 |
0 |
| T267 |
89192 |
0 |
0 |
0 |
| T348 |
0 |
14 |
0 |
0 |
| T349 |
0 |
6 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T383 |
19348 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T25,T26,T50 |
| 1 | 0 | Covered | T25,T26,T50 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T25,T26,T50 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T25,T26,T50 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
298 |
0 |
0 |
| T17 |
39696 |
0 |
0 |
0 |
| T25 |
38626 |
1 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T92 |
310037 |
0 |
0 |
0 |
| T118 |
39170 |
0 |
0 |
0 |
| T131 |
74461 |
0 |
0 |
0 |
| T144 |
16509 |
0 |
0 |
0 |
| T150 |
64768 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
4 |
0 |
0 |
| T168 |
0 |
4 |
0 |
0 |
| T191 |
0 |
1 |
0 |
0 |
| T266 |
64033 |
0 |
0 |
0 |
| T267 |
89192 |
0 |
0 |
0 |
| T348 |
0 |
14 |
0 |
0 |
| T349 |
0 |
6 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T383 |
19348 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
298 |
0 |
0 |
| T17 |
544 |
0 |
0 |
0 |
| T25 |
592 |
1 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T92 |
2875 |
0 |
0 |
0 |
| T118 |
504 |
0 |
0 |
0 |
| T131 |
1200 |
0 |
0 |
0 |
| T144 |
310 |
0 |
0 |
0 |
| T150 |
904 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
4 |
0 |
0 |
| T168 |
0 |
4 |
0 |
0 |
| T191 |
0 |
1 |
0 |
0 |
| T266 |
984 |
0 |
0 |
0 |
| T267 |
936 |
0 |
0 |
0 |
| T348 |
0 |
14 |
0 |
0 |
| T349 |
0 |
6 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T383 |
376 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
285 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
9 |
0 |
0 |
| T168 |
3146 |
5 |
0 |
0 |
| T348 |
5953 |
17 |
0 |
0 |
| T349 |
3267 |
8 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
7 |
0 |
0 |
| T381 |
2820 |
2 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
285 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
9 |
0 |
0 |
| T168 |
347317 |
5 |
0 |
0 |
| T348 |
666323 |
17 |
0 |
0 |
| T349 |
360907 |
8 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
7 |
0 |
0 |
| T381 |
298764 |
2 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
285 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
9 |
0 |
0 |
| T168 |
347317 |
5 |
0 |
0 |
| T348 |
666323 |
17 |
0 |
0 |
| T349 |
360907 |
8 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
7 |
0 |
0 |
| T381 |
298764 |
2 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
285 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
9 |
0 |
0 |
| T168 |
3146 |
5 |
0 |
0 |
| T348 |
5953 |
17 |
0 |
0 |
| T349 |
3267 |
8 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
7 |
0 |
0 |
| T381 |
2820 |
2 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
240 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
8 |
0 |
0 |
| T168 |
3146 |
6 |
0 |
0 |
| T348 |
5953 |
7 |
0 |
0 |
| T349 |
3267 |
4 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
5 |
0 |
0 |
| T381 |
2820 |
1 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
240 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
8 |
0 |
0 |
| T168 |
347317 |
6 |
0 |
0 |
| T348 |
666323 |
7 |
0 |
0 |
| T349 |
360907 |
4 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
5 |
0 |
0 |
| T381 |
298764 |
1 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
240 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
8 |
0 |
0 |
| T168 |
347317 |
6 |
0 |
0 |
| T348 |
666323 |
7 |
0 |
0 |
| T349 |
360907 |
4 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
5 |
0 |
0 |
| T381 |
298764 |
1 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
240 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
8 |
0 |
0 |
| T168 |
3146 |
6 |
0 |
0 |
| T348 |
5953 |
7 |
0 |
0 |
| T349 |
3267 |
4 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
5 |
0 |
0 |
| T381 |
2820 |
1 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
256 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
7 |
0 |
0 |
| T168 |
3146 |
2 |
0 |
0 |
| T348 |
5953 |
12 |
0 |
0 |
| T349 |
3267 |
8 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
7 |
0 |
0 |
| T381 |
2820 |
4 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
256 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
7 |
0 |
0 |
| T168 |
347317 |
2 |
0 |
0 |
| T348 |
666323 |
12 |
0 |
0 |
| T349 |
360907 |
8 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
7 |
0 |
0 |
| T381 |
298764 |
4 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
256 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
7 |
0 |
0 |
| T168 |
347317 |
2 |
0 |
0 |
| T348 |
666323 |
12 |
0 |
0 |
| T349 |
360907 |
8 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
7 |
0 |
0 |
| T381 |
298764 |
4 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
256 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
7 |
0 |
0 |
| T168 |
3146 |
2 |
0 |
0 |
| T348 |
5953 |
12 |
0 |
0 |
| T349 |
3267 |
8 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
7 |
0 |
0 |
| T381 |
2820 |
4 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
257 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
7 |
0 |
0 |
| T168 |
3146 |
2 |
0 |
0 |
| T348 |
5953 |
12 |
0 |
0 |
| T349 |
3267 |
3 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
1 |
0 |
0 |
| T381 |
2820 |
2 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
257 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
7 |
0 |
0 |
| T168 |
347317 |
2 |
0 |
0 |
| T348 |
666323 |
12 |
0 |
0 |
| T349 |
360907 |
3 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
1 |
0 |
0 |
| T381 |
298764 |
2 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
257 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
7 |
0 |
0 |
| T168 |
347317 |
2 |
0 |
0 |
| T348 |
666323 |
12 |
0 |
0 |
| T349 |
360907 |
3 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
1 |
0 |
0 |
| T381 |
298764 |
2 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
257 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
7 |
0 |
0 |
| T168 |
3146 |
2 |
0 |
0 |
| T348 |
5953 |
12 |
0 |
0 |
| T349 |
3267 |
3 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
1 |
0 |
0 |
| T381 |
2820 |
2 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T18,T52 |
| 1 | 0 | Covered | T16,T18,T52 |
| 1 | 1 | Covered | T16,T18,T53 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T18,T52 |
| 1 | 0 | Covered | T16,T18,T53 |
| 1 | 1 | Covered | T16,T18,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
273 |
0 |
0 |
| T13 |
559 |
0 |
0 |
0 |
| T16 |
3782 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T45 |
595 |
0 |
0 |
0 |
| T46 |
426 |
0 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T70 |
403 |
0 |
0 |
0 |
| T76 |
767 |
0 |
0 |
0 |
| T77 |
977 |
0 |
0 |
0 |
| T86 |
1239 |
0 |
0 |
0 |
| T119 |
0 |
1 |
0 |
0 |
| T120 |
0 |
1 |
0 |
0 |
| T121 |
0 |
1 |
0 |
0 |
| T122 |
343 |
0 |
0 |
0 |
| T123 |
525 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
273 |
0 |
0 |
| T13 |
49694 |
0 |
0 |
0 |
| T16 |
162374 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T45 |
30503 |
0 |
0 |
0 |
| T46 |
25316 |
0 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T70 |
27650 |
0 |
0 |
0 |
| T76 |
55719 |
0 |
0 |
0 |
| T77 |
71418 |
0 |
0 |
0 |
| T86 |
44060 |
0 |
0 |
0 |
| T119 |
0 |
1 |
0 |
0 |
| T120 |
0 |
1 |
0 |
0 |
| T121 |
0 |
1 |
0 |
0 |
| T122 |
15567 |
0 |
0 |
0 |
| T123 |
40802 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T18,T52 |
| 1 | 0 | Covered | T16,T18,T52 |
| 1 | 1 | Covered | T16,T18,T53 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T18,T52 |
| 1 | 0 | Covered | T16,T18,T53 |
| 1 | 1 | Covered | T16,T18,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
273 |
0 |
0 |
| T13 |
49694 |
0 |
0 |
0 |
| T16 |
162374 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T45 |
30503 |
0 |
0 |
0 |
| T46 |
25316 |
0 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T70 |
27650 |
0 |
0 |
0 |
| T76 |
55719 |
0 |
0 |
0 |
| T77 |
71418 |
0 |
0 |
0 |
| T86 |
44060 |
0 |
0 |
0 |
| T119 |
0 |
1 |
0 |
0 |
| T120 |
0 |
1 |
0 |
0 |
| T121 |
0 |
1 |
0 |
0 |
| T122 |
15567 |
0 |
0 |
0 |
| T123 |
40802 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
273 |
0 |
0 |
| T13 |
559 |
0 |
0 |
0 |
| T16 |
3782 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T45 |
595 |
0 |
0 |
0 |
| T46 |
426 |
0 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T70 |
403 |
0 |
0 |
0 |
| T76 |
767 |
0 |
0 |
0 |
| T77 |
977 |
0 |
0 |
0 |
| T86 |
1239 |
0 |
0 |
0 |
| T119 |
0 |
1 |
0 |
0 |
| T120 |
0 |
1 |
0 |
0 |
| T121 |
0 |
1 |
0 |
0 |
| T122 |
343 |
0 |
0 |
0 |
| T123 |
525 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T387 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T166,T350 |
| 1 | 0 | Covered | T51,T166,T350 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T166,T350 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T51,T166,T350 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
271 |
0 |
0 |
| T51 |
929 |
1 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
3 |
0 |
0 |
| T168 |
0 |
5 |
0 |
0 |
| T212 |
1522 |
0 |
0 |
0 |
| T314 |
458 |
0 |
0 |
0 |
| T348 |
0 |
14 |
0 |
0 |
| T349 |
0 |
3 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
8 |
0 |
0 |
| T381 |
0 |
3 |
0 |
0 |
| T388 |
782 |
0 |
0 |
0 |
| T389 |
795 |
0 |
0 |
0 |
| T390 |
350 |
0 |
0 |
0 |
| T391 |
882 |
0 |
0 |
0 |
| T392 |
321 |
0 |
0 |
0 |
| T393 |
367 |
0 |
0 |
0 |
| T394 |
823 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
271 |
0 |
0 |
| T51 |
33839 |
1 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
3 |
0 |
0 |
| T168 |
0 |
5 |
0 |
0 |
| T212 |
157227 |
0 |
0 |
0 |
| T314 |
20750 |
0 |
0 |
0 |
| T348 |
0 |
14 |
0 |
0 |
| T349 |
0 |
3 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
8 |
0 |
0 |
| T381 |
0 |
3 |
0 |
0 |
| T388 |
63296 |
0 |
0 |
0 |
| T389 |
62216 |
0 |
0 |
0 |
| T390 |
16001 |
0 |
0 |
0 |
| T391 |
68232 |
0 |
0 |
0 |
| T392 |
21080 |
0 |
0 |
0 |
| T393 |
23877 |
0 |
0 |
0 |
| T394 |
47761 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T166,T350 |
| 1 | 0 | Covered | T51,T166,T350 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T166,T350 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T51,T166,T350 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
271 |
0 |
0 |
| T51 |
33839 |
1 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
3 |
0 |
0 |
| T168 |
0 |
5 |
0 |
0 |
| T212 |
157227 |
0 |
0 |
0 |
| T314 |
20750 |
0 |
0 |
0 |
| T348 |
0 |
14 |
0 |
0 |
| T349 |
0 |
3 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
8 |
0 |
0 |
| T381 |
0 |
3 |
0 |
0 |
| T388 |
63296 |
0 |
0 |
0 |
| T389 |
62216 |
0 |
0 |
0 |
| T390 |
16001 |
0 |
0 |
0 |
| T391 |
68232 |
0 |
0 |
0 |
| T392 |
21080 |
0 |
0 |
0 |
| T393 |
23877 |
0 |
0 |
0 |
| T394 |
47761 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
271 |
0 |
0 |
| T51 |
929 |
1 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
3 |
0 |
0 |
| T168 |
0 |
5 |
0 |
0 |
| T212 |
1522 |
0 |
0 |
0 |
| T314 |
458 |
0 |
0 |
0 |
| T348 |
0 |
14 |
0 |
0 |
| T349 |
0 |
3 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
8 |
0 |
0 |
| T381 |
0 |
3 |
0 |
0 |
| T388 |
782 |
0 |
0 |
0 |
| T389 |
795 |
0 |
0 |
0 |
| T390 |
350 |
0 |
0 |
0 |
| T391 |
882 |
0 |
0 |
0 |
| T392 |
321 |
0 |
0 |
0 |
| T393 |
367 |
0 |
0 |
0 |
| T394 |
823 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T49,T166,T350 |
| 1 | 0 | Covered | T49,T166,T350 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T49,T166,T350 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T49,T166,T350 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
241 |
0 |
0 |
| T49 |
450 |
1 |
0 |
0 |
| T133 |
806 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
6 |
0 |
0 |
| T168 |
0 |
3 |
0 |
0 |
| T176 |
465 |
0 |
0 |
0 |
| T316 |
944 |
0 |
0 |
0 |
| T348 |
0 |
6 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
7 |
0 |
0 |
| T369 |
932 |
0 |
0 |
0 |
| T381 |
0 |
5 |
0 |
0 |
| T395 |
2630 |
0 |
0 |
0 |
| T396 |
5056 |
0 |
0 |
0 |
| T397 |
823 |
0 |
0 |
0 |
| T398 |
4786 |
0 |
0 |
0 |
| T399 |
414 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
241 |
0 |
0 |
| T49 |
25971 |
1 |
0 |
0 |
| T133 |
55684 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
6 |
0 |
0 |
| T168 |
0 |
3 |
0 |
0 |
| T176 |
19804 |
0 |
0 |
0 |
| T316 |
66415 |
0 |
0 |
0 |
| T348 |
0 |
6 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
7 |
0 |
0 |
| T369 |
49384 |
0 |
0 |
0 |
| T381 |
0 |
5 |
0 |
0 |
| T395 |
293453 |
0 |
0 |
0 |
| T396 |
291623 |
0 |
0 |
0 |
| T397 |
65132 |
0 |
0 |
0 |
| T398 |
549664 |
0 |
0 |
0 |
| T399 |
19064 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T49,T166,T350 |
| 1 | 0 | Covered | T49,T166,T350 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T49,T166,T350 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T49,T166,T350 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
241 |
0 |
0 |
| T49 |
25971 |
1 |
0 |
0 |
| T133 |
55684 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
6 |
0 |
0 |
| T168 |
0 |
3 |
0 |
0 |
| T176 |
19804 |
0 |
0 |
0 |
| T316 |
66415 |
0 |
0 |
0 |
| T348 |
0 |
6 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
7 |
0 |
0 |
| T369 |
49384 |
0 |
0 |
0 |
| T381 |
0 |
5 |
0 |
0 |
| T395 |
293453 |
0 |
0 |
0 |
| T396 |
291623 |
0 |
0 |
0 |
| T397 |
65132 |
0 |
0 |
0 |
| T398 |
549664 |
0 |
0 |
0 |
| T399 |
19064 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
241 |
0 |
0 |
| T49 |
450 |
1 |
0 |
0 |
| T133 |
806 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
6 |
0 |
0 |
| T168 |
0 |
3 |
0 |
0 |
| T176 |
465 |
0 |
0 |
0 |
| T316 |
944 |
0 |
0 |
0 |
| T348 |
0 |
6 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
7 |
0 |
0 |
| T369 |
932 |
0 |
0 |
0 |
| T381 |
0 |
5 |
0 |
0 |
| T395 |
2630 |
0 |
0 |
0 |
| T396 |
5056 |
0 |
0 |
0 |
| T397 |
823 |
0 |
0 |
0 |
| T398 |
4786 |
0 |
0 |
0 |
| T399 |
414 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
283 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
12 |
0 |
0 |
| T168 |
3146 |
9 |
0 |
0 |
| T348 |
5953 |
14 |
0 |
0 |
| T349 |
3267 |
8 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
5 |
0 |
0 |
| T381 |
2820 |
2 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
283 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
12 |
0 |
0 |
| T168 |
347317 |
9 |
0 |
0 |
| T348 |
666323 |
14 |
0 |
0 |
| T349 |
360907 |
8 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
5 |
0 |
0 |
| T381 |
298764 |
2 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
283 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
12 |
0 |
0 |
| T168 |
347317 |
9 |
0 |
0 |
| T348 |
666323 |
14 |
0 |
0 |
| T349 |
360907 |
8 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
5 |
0 |
0 |
| T381 |
298764 |
2 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
283 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
12 |
0 |
0 |
| T168 |
3146 |
9 |
0 |
0 |
| T348 |
5953 |
14 |
0 |
0 |
| T349 |
3267 |
8 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
5 |
0 |
0 |
| T381 |
2820 |
2 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T47,T48 |
| 1 | 0 | Covered | T45,T47,T48 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T47,T48 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T45,T47,T48 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
285 |
0 |
0 |
| T13 |
559 |
0 |
0 |
0 |
| T45 |
595 |
1 |
0 |
0 |
| T46 |
426 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T70 |
403 |
0 |
0 |
0 |
| T76 |
767 |
0 |
0 |
0 |
| T77 |
977 |
0 |
0 |
0 |
| T86 |
1239 |
0 |
0 |
0 |
| T122 |
343 |
0 |
0 |
0 |
| T123 |
525 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
4 |
0 |
0 |
| T168 |
0 |
13 |
0 |
0 |
| T194 |
649 |
0 |
0 |
0 |
| T348 |
0 |
12 |
0 |
0 |
| T349 |
0 |
9 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
285 |
0 |
0 |
| T13 |
49694 |
0 |
0 |
0 |
| T45 |
30503 |
1 |
0 |
0 |
| T46 |
25316 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T70 |
27650 |
0 |
0 |
0 |
| T76 |
55719 |
0 |
0 |
0 |
| T77 |
71418 |
0 |
0 |
0 |
| T86 |
44060 |
0 |
0 |
0 |
| T122 |
15567 |
0 |
0 |
0 |
| T123 |
40802 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
4 |
0 |
0 |
| T168 |
0 |
13 |
0 |
0 |
| T194 |
58948 |
0 |
0 |
0 |
| T348 |
0 |
12 |
0 |
0 |
| T349 |
0 |
9 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T47,T48 |
| 1 | 0 | Covered | T45,T47,T48 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T47,T48 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T45,T47,T48 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
285 |
0 |
0 |
| T13 |
49694 |
0 |
0 |
0 |
| T45 |
30503 |
1 |
0 |
0 |
| T46 |
25316 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T70 |
27650 |
0 |
0 |
0 |
| T76 |
55719 |
0 |
0 |
0 |
| T77 |
71418 |
0 |
0 |
0 |
| T86 |
44060 |
0 |
0 |
0 |
| T122 |
15567 |
0 |
0 |
0 |
| T123 |
40802 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
4 |
0 |
0 |
| T168 |
0 |
13 |
0 |
0 |
| T194 |
58948 |
0 |
0 |
0 |
| T348 |
0 |
12 |
0 |
0 |
| T349 |
0 |
9 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
285 |
0 |
0 |
| T13 |
559 |
0 |
0 |
0 |
| T45 |
595 |
1 |
0 |
0 |
| T46 |
426 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T70 |
403 |
0 |
0 |
0 |
| T76 |
767 |
0 |
0 |
0 |
| T77 |
977 |
0 |
0 |
0 |
| T86 |
1239 |
0 |
0 |
0 |
| T122 |
343 |
0 |
0 |
0 |
| T123 |
525 |
0 |
0 |
0 |
| T166 |
0 |
1 |
0 |
0 |
| T167 |
0 |
4 |
0 |
0 |
| T168 |
0 |
13 |
0 |
0 |
| T194 |
649 |
0 |
0 |
0 |
| T348 |
0 |
12 |
0 |
0 |
| T349 |
0 |
9 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
244 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
9 |
0 |
0 |
| T168 |
3146 |
10 |
0 |
0 |
| T348 |
5953 |
10 |
0 |
0 |
| T349 |
3267 |
6 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
4 |
0 |
0 |
| T381 |
2820 |
9 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
245 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
9 |
0 |
0 |
| T168 |
347317 |
10 |
0 |
0 |
| T348 |
666323 |
10 |
0 |
0 |
| T349 |
360907 |
6 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
4 |
0 |
0 |
| T381 |
298764 |
9 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T166,T350,T167 |
| 1 | 1 | Covered | T350,T167,T168 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T166,T350,T167 |
| 1 | 0 | Covered | T350,T167,T168 |
| 1 | 1 | Covered | T166,T350,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115977434 |
244 |
0 |
0 |
| T166 |
43080 |
1 |
0 |
0 |
| T167 |
348341 |
9 |
0 |
0 |
| T168 |
347317 |
10 |
0 |
0 |
| T348 |
666323 |
10 |
0 |
0 |
| T349 |
360907 |
6 |
0 |
0 |
| T350 |
92872 |
2 |
0 |
0 |
| T351 |
188230 |
2 |
0 |
0 |
| T352 |
314348 |
4 |
0 |
0 |
| T381 |
298764 |
9 |
0 |
0 |
| T382 |
44038 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1464676 |
244 |
0 |
0 |
| T166 |
731 |
1 |
0 |
0 |
| T167 |
3232 |
9 |
0 |
0 |
| T168 |
3146 |
10 |
0 |
0 |
| T348 |
5953 |
10 |
0 |
0 |
| T349 |
3267 |
6 |
0 |
0 |
| T350 |
1089 |
2 |
0 |
0 |
| T351 |
15941 |
2 |
0 |
0 |
| T352 |
2916 |
4 |
0 |
0 |
| T381 |
2820 |
9 |
0 |
0 |
| T382 |
647 |
1 |
0 |
0 |