Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T7 |
| 1 | 0 | Covered | T1,T3,T7 |
| 1 | 1 | Covered | T1,T3,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T7 |
| 1 | 0 | Covered | T1,T3,T7 |
| 1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
10039 |
0 |
0 |
| T1 |
38610 |
5 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T11 |
743604 |
10 |
0 |
0 |
| T12 |
0 |
3 |
0 |
0 |
| T13 |
28257 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T44 |
157490 |
0 |
0 |
0 |
| T109 |
112992 |
0 |
0 |
0 |
| T123 |
0 |
2 |
0 |
0 |
| T124 |
0 |
2 |
0 |
0 |
| T125 |
0 |
2 |
0 |
0 |
| T126 |
134683 |
0 |
0 |
0 |
| T127 |
70070 |
0 |
0 |
0 |
| T128 |
54444 |
0 |
0 |
0 |
| T129 |
274884 |
0 |
0 |
0 |
| T130 |
19848 |
0 |
0 |
0 |
| T131 |
43009 |
0 |
0 |
0 |
| T132 |
64194 |
0 |
0 |
0 |
| T133 |
43987 |
0 |
0 |
0 |
| T186 |
0 |
9 |
0 |
0 |
| T187 |
0 |
9 |
0 |
0 |
| T188 |
0 |
9 |
0 |
0 |
| T189 |
0 |
9 |
0 |
0 |
| T190 |
0 |
18 |
0 |
0 |
| T257 |
284250 |
0 |
0 |
0 |
| T379 |
0 |
36 |
0 |
0 |
| T380 |
0 |
46 |
0 |
0 |
| T381 |
0 |
46 |
0 |
0 |
| T382 |
0 |
9 |
0 |
0 |
| T416 |
136590 |
0 |
0 |
0 |
| T417 |
192738 |
0 |
0 |
0 |
| T418 |
60543 |
0 |
0 |
0 |
| T419 |
134646 |
0 |
0 |
0 |
| T420 |
299655 |
0 |
0 |
0 |
| T421 |
119469 |
0 |
0 |
0 |
| T422 |
142632 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
10049 |
0 |
0 |
| T1 |
75087 |
6 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T7 |
0 |
9 |
0 |
0 |
| T11 |
743604 |
10 |
0 |
0 |
| T12 |
0 |
4 |
0 |
0 |
| T13 |
465 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T44 |
308989 |
0 |
0 |
0 |
| T109 |
112992 |
0 |
0 |
0 |
| T123 |
0 |
2 |
0 |
0 |
| T124 |
0 |
2 |
0 |
0 |
| T125 |
0 |
2 |
0 |
0 |
| T126 |
265307 |
0 |
0 |
0 |
| T127 |
135214 |
0 |
0 |
0 |
| T128 |
106815 |
0 |
0 |
0 |
| T129 |
542139 |
0 |
0 |
0 |
| T130 |
38595 |
0 |
0 |
0 |
| T131 |
84158 |
0 |
0 |
0 |
| T132 |
125364 |
0 |
0 |
0 |
| T133 |
86162 |
0 |
0 |
0 |
| T186 |
0 |
9 |
0 |
0 |
| T187 |
0 |
9 |
0 |
0 |
| T188 |
0 |
9 |
0 |
0 |
| T189 |
0 |
9 |
0 |
0 |
| T190 |
0 |
18 |
0 |
0 |
| T257 |
284250 |
0 |
0 |
0 |
| T379 |
0 |
36 |
0 |
0 |
| T380 |
0 |
46 |
0 |
0 |
| T381 |
0 |
46 |
0 |
0 |
| T382 |
0 |
9 |
0 |
0 |
| T416 |
136590 |
0 |
0 |
0 |
| T417 |
192738 |
0 |
0 |
0 |
| T418 |
60543 |
0 |
0 |
0 |
| T419 |
134646 |
0 |
0 |
0 |
| T420 |
299655 |
0 |
0 |
0 |
| T421 |
119469 |
0 |
0 |
0 |
| T422 |
142632 |
0 |
0 |
0 |