Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T7,T11 |
| 1 | 0 | Covered | T1,T7,T11 |
| 1 | 1 | Covered | T1,T7,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T7,T11 |
| 1 | 0 | Covered | T1,T7,T12 |
| 1 | 1 | Covered | T1,T7,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
219 |
0 |
0 |
| T1 |
711 |
2 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T44 |
1997 |
0 |
0 |
0 |
| T126 |
1353 |
0 |
0 |
0 |
| T127 |
1642 |
0 |
0 |
0 |
| T128 |
691 |
0 |
0 |
0 |
| T129 |
2543 |
0 |
0 |
0 |
| T130 |
367 |
0 |
0 |
0 |
| T131 |
620 |
0 |
0 |
0 |
| T132 |
1008 |
0 |
0 |
0 |
| T133 |
604 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
219 |
0 |
0 |
| T1 |
37188 |
2 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T44 |
153496 |
0 |
0 |
0 |
| T126 |
131977 |
0 |
0 |
0 |
| T127 |
66786 |
0 |
0 |
0 |
| T128 |
53062 |
0 |
0 |
0 |
| T129 |
269798 |
0 |
0 |
0 |
| T130 |
19114 |
0 |
0 |
0 |
| T131 |
41769 |
0 |
0 |
0 |
| T132 |
62178 |
0 |
0 |
0 |
| T133 |
42779 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T7,T11 |
| 1 | 0 | Covered | T1,T7,T11 |
| 1 | 1 | Covered | T1,T7,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T7,T11 |
| 1 | 0 | Covered | T1,T7,T12 |
| 1 | 1 | Covered | T1,T7,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
219 |
0 |
0 |
| T1 |
37188 |
2 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T44 |
153496 |
0 |
0 |
0 |
| T126 |
131977 |
0 |
0 |
0 |
| T127 |
66786 |
0 |
0 |
0 |
| T128 |
53062 |
0 |
0 |
0 |
| T129 |
269798 |
0 |
0 |
0 |
| T130 |
19114 |
0 |
0 |
0 |
| T131 |
41769 |
0 |
0 |
0 |
| T132 |
62178 |
0 |
0 |
0 |
| T133 |
42779 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
219 |
0 |
0 |
| T1 |
711 |
2 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T44 |
1997 |
0 |
0 |
0 |
| T126 |
1353 |
0 |
0 |
0 |
| T127 |
1642 |
0 |
0 |
0 |
| T128 |
691 |
0 |
0 |
0 |
| T129 |
2543 |
0 |
0 |
0 |
| T130 |
367 |
0 |
0 |
0 |
| T131 |
620 |
0 |
0 |
0 |
| T132 |
1008 |
0 |
0 |
0 |
| T133 |
604 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
204 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
12 |
0 |
0 |
| T380 |
0 |
12 |
0 |
0 |
| T381 |
0 |
5 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
204 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
12 |
0 |
0 |
| T380 |
0 |
12 |
0 |
0 |
| T381 |
0 |
5 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
204 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
12 |
0 |
0 |
| T380 |
0 |
12 |
0 |
0 |
| T381 |
0 |
5 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
204 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
12 |
0 |
0 |
| T380 |
0 |
12 |
0 |
0 |
| T381 |
0 |
5 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
224 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
8 |
0 |
0 |
| T380 |
0 |
15 |
0 |
0 |
| T381 |
0 |
13 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
224 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
8 |
0 |
0 |
| T380 |
0 |
15 |
0 |
0 |
| T381 |
0 |
13 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
224 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
8 |
0 |
0 |
| T380 |
0 |
15 |
0 |
0 |
| T381 |
0 |
13 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
224 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
8 |
0 |
0 |
| T380 |
0 |
15 |
0 |
0 |
| T381 |
0 |
13 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
166 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
4 |
0 |
0 |
| T380 |
0 |
6 |
0 |
0 |
| T381 |
0 |
5 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
166 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
4 |
0 |
0 |
| T380 |
0 |
6 |
0 |
0 |
| T381 |
0 |
5 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
166 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
4 |
0 |
0 |
| T380 |
0 |
6 |
0 |
0 |
| T381 |
0 |
5 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
166 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
4 |
0 |
0 |
| T380 |
0 |
6 |
0 |
0 |
| T381 |
0 |
5 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T13,T11,T14 |
| 1 | 0 | Covered | T13,T11,T14 |
| 1 | 1 | Covered | T13,T14,T190 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T13,T11,T14 |
| 1 | 0 | Covered | T13,T14,T190 |
| 1 | 1 | Covered | T13,T11,T14 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
195 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
465 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T244 |
1596 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T427 |
397 |
0 |
0 |
0 |
| T428 |
372 |
0 |
0 |
0 |
| T429 |
6725 |
0 |
0 |
0 |
| T430 |
404 |
0 |
0 |
0 |
| T431 |
685 |
0 |
0 |
0 |
| T432 |
438 |
0 |
0 |
0 |
| T433 |
620 |
0 |
0 |
0 |
| T434 |
435 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
197 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
28257 |
3 |
0 |
0 |
| T14 |
0 |
3 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T244 |
141230 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T427 |
19758 |
0 |
0 |
0 |
| T428 |
21926 |
0 |
0 |
0 |
| T429 |
791846 |
0 |
0 |
0 |
| T430 |
24955 |
0 |
0 |
0 |
| T431 |
68248 |
0 |
0 |
0 |
| T432 |
29064 |
0 |
0 |
0 |
| T433 |
42007 |
0 |
0 |
0 |
| T434 |
19659 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T13,T11,T14 |
| 1 | 0 | Covered | T13,T11,T14 |
| 1 | 1 | Covered | T13,T14,T190 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T13,T11,T14 |
| 1 | 0 | Covered | T13,T14,T190 |
| 1 | 1 | Covered | T13,T11,T14 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
195 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
28257 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T244 |
141230 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T427 |
19758 |
0 |
0 |
0 |
| T428 |
21926 |
0 |
0 |
0 |
| T429 |
791846 |
0 |
0 |
0 |
| T430 |
24955 |
0 |
0 |
0 |
| T431 |
68248 |
0 |
0 |
0 |
| T432 |
29064 |
0 |
0 |
0 |
| T433 |
42007 |
0 |
0 |
0 |
| T434 |
19659 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
195 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
465 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T244 |
1596 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T427 |
397 |
0 |
0 |
0 |
| T428 |
372 |
0 |
0 |
0 |
| T429 |
6725 |
0 |
0 |
0 |
| T430 |
404 |
0 |
0 |
0 |
| T431 |
685 |
0 |
0 |
0 |
| T432 |
438 |
0 |
0 |
0 |
| T433 |
620 |
0 |
0 |
0 |
| T434 |
435 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T15,T11 |
| 1 | 0 | Covered | T3,T15,T11 |
| 1 | 1 | Covered | T3,T15,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T15,T11 |
| 1 | 0 | Covered | T3,T15,T16 |
| 1 | 1 | Covered | T3,T15,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
234 |
0 |
0 |
| T3 |
3601 |
4 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T28 |
841 |
0 |
0 |
0 |
| T123 |
0 |
2 |
0 |
0 |
| T124 |
0 |
2 |
0 |
0 |
| T125 |
0 |
2 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T435 |
0 |
4 |
0 |
0 |
| T436 |
0 |
2 |
0 |
0 |
| T437 |
339 |
0 |
0 |
0 |
| T438 |
828 |
0 |
0 |
0 |
| T439 |
1391 |
0 |
0 |
0 |
| T440 |
876 |
0 |
0 |
0 |
| T441 |
554 |
0 |
0 |
0 |
| T442 |
715 |
0 |
0 |
0 |
| T443 |
1343 |
0 |
0 |
0 |
| T444 |
380 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
234 |
0 |
0 |
| T3 |
136921 |
4 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T28 |
49758 |
0 |
0 |
0 |
| T123 |
0 |
2 |
0 |
0 |
| T124 |
0 |
2 |
0 |
0 |
| T125 |
0 |
2 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T435 |
0 |
4 |
0 |
0 |
| T436 |
0 |
2 |
0 |
0 |
| T437 |
16764 |
0 |
0 |
0 |
| T438 |
60974 |
0 |
0 |
0 |
| T439 |
112792 |
0 |
0 |
0 |
| T440 |
83056 |
0 |
0 |
0 |
| T441 |
37906 |
0 |
0 |
0 |
| T442 |
51778 |
0 |
0 |
0 |
| T443 |
101651 |
0 |
0 |
0 |
| T444 |
18087 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T15,T11 |
| 1 | 0 | Covered | T3,T15,T11 |
| 1 | 1 | Covered | T3,T15,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T15,T11 |
| 1 | 0 | Covered | T3,T15,T16 |
| 1 | 1 | Covered | T3,T15,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
234 |
0 |
0 |
| T3 |
136921 |
4 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T28 |
49758 |
0 |
0 |
0 |
| T123 |
0 |
2 |
0 |
0 |
| T124 |
0 |
2 |
0 |
0 |
| T125 |
0 |
2 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T435 |
0 |
4 |
0 |
0 |
| T436 |
0 |
2 |
0 |
0 |
| T437 |
16764 |
0 |
0 |
0 |
| T438 |
60974 |
0 |
0 |
0 |
| T439 |
112792 |
0 |
0 |
0 |
| T440 |
83056 |
0 |
0 |
0 |
| T441 |
37906 |
0 |
0 |
0 |
| T442 |
51778 |
0 |
0 |
0 |
| T443 |
101651 |
0 |
0 |
0 |
| T444 |
18087 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
234 |
0 |
0 |
| T3 |
3601 |
4 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T28 |
841 |
0 |
0 |
0 |
| T123 |
0 |
2 |
0 |
0 |
| T124 |
0 |
2 |
0 |
0 |
| T125 |
0 |
2 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T435 |
0 |
4 |
0 |
0 |
| T436 |
0 |
2 |
0 |
0 |
| T437 |
339 |
0 |
0 |
0 |
| T438 |
828 |
0 |
0 |
0 |
| T439 |
1391 |
0 |
0 |
0 |
| T440 |
876 |
0 |
0 |
0 |
| T441 |
554 |
0 |
0 |
0 |
| T442 |
715 |
0 |
0 |
0 |
| T443 |
1343 |
0 |
0 |
0 |
| T444 |
380 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T380,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T380,T381 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
218 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
15 |
0 |
0 |
| T381 |
0 |
18 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
218 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
15 |
0 |
0 |
| T381 |
0 |
18 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T380,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T380,T381 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
218 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
15 |
0 |
0 |
| T381 |
0 |
18 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
218 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
15 |
0 |
0 |
| T381 |
0 |
18 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T189 |
| 1 | 0 | Covered | T2,T11,T189 |
| 1 | 1 | Covered | T2,T190,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T189 |
| 1 | 0 | Covered | T2,T190,T379 |
| 1 | 1 | Covered | T2,T11,T189 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
211 |
0 |
0 |
| T2 |
446 |
2 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T48 |
834 |
0 |
0 |
0 |
| T149 |
659 |
0 |
0 |
0 |
| T171 |
789 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T289 |
795 |
0 |
0 |
0 |
| T293 |
427 |
0 |
0 |
0 |
| T336 |
2569 |
0 |
0 |
0 |
| T379 |
0 |
2 |
0 |
0 |
| T380 |
0 |
14 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T447 |
550 |
0 |
0 |
0 |
| T448 |
478 |
0 |
0 |
0 |
| T449 |
2664 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
212 |
0 |
0 |
| T2 |
25156 |
3 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T48 |
58562 |
0 |
0 |
0 |
| T149 |
44571 |
0 |
0 |
0 |
| T171 |
58287 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T289 |
67303 |
0 |
0 |
0 |
| T293 |
25828 |
0 |
0 |
0 |
| T336 |
276335 |
0 |
0 |
0 |
| T379 |
0 |
2 |
0 |
0 |
| T380 |
0 |
14 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T447 |
53635 |
0 |
0 |
0 |
| T448 |
28628 |
0 |
0 |
0 |
| T449 |
298450 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T189 |
| 1 | 0 | Covered | T2,T11,T189 |
| 1 | 1 | Covered | T2,T190,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T189 |
| 1 | 0 | Covered | T2,T190,T379 |
| 1 | 1 | Covered | T2,T11,T189 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
211 |
0 |
0 |
| T2 |
25156 |
2 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T48 |
58562 |
0 |
0 |
0 |
| T149 |
44571 |
0 |
0 |
0 |
| T171 |
58287 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T289 |
67303 |
0 |
0 |
0 |
| T293 |
25828 |
0 |
0 |
0 |
| T336 |
276335 |
0 |
0 |
0 |
| T379 |
0 |
2 |
0 |
0 |
| T380 |
0 |
14 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T447 |
53635 |
0 |
0 |
0 |
| T448 |
28628 |
0 |
0 |
0 |
| T449 |
298450 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
211 |
0 |
0 |
| T2 |
446 |
2 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T48 |
834 |
0 |
0 |
0 |
| T149 |
659 |
0 |
0 |
0 |
| T171 |
789 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T289 |
795 |
0 |
0 |
0 |
| T293 |
427 |
0 |
0 |
0 |
| T336 |
2569 |
0 |
0 |
0 |
| T379 |
0 |
2 |
0 |
0 |
| T380 |
0 |
14 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T447 |
550 |
0 |
0 |
0 |
| T448 |
478 |
0 |
0 |
0 |
| T449 |
2664 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T7,T11 |
| 1 | 0 | Covered | T1,T7,T11 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T7,T11 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T1,T7,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
213 |
0 |
0 |
| T1 |
711 |
1 |
0 |
0 |
| T7 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T44 |
1997 |
0 |
0 |
0 |
| T126 |
1353 |
0 |
0 |
0 |
| T127 |
1642 |
0 |
0 |
0 |
| T128 |
691 |
0 |
0 |
0 |
| T129 |
2543 |
0 |
0 |
0 |
| T130 |
367 |
0 |
0 |
0 |
| T131 |
620 |
0 |
0 |
0 |
| T132 |
1008 |
0 |
0 |
0 |
| T133 |
604 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
213 |
0 |
0 |
| T1 |
37188 |
1 |
0 |
0 |
| T7 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T44 |
153496 |
0 |
0 |
0 |
| T126 |
131977 |
0 |
0 |
0 |
| T127 |
66786 |
0 |
0 |
0 |
| T128 |
53062 |
0 |
0 |
0 |
| T129 |
269798 |
0 |
0 |
0 |
| T130 |
19114 |
0 |
0 |
0 |
| T131 |
41769 |
0 |
0 |
0 |
| T132 |
62178 |
0 |
0 |
0 |
| T133 |
42779 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T7,T11 |
| 1 | 0 | Covered | T1,T7,T11 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T7,T11 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T1,T7,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
213 |
0 |
0 |
| T1 |
37188 |
1 |
0 |
0 |
| T7 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T44 |
153496 |
0 |
0 |
0 |
| T126 |
131977 |
0 |
0 |
0 |
| T127 |
66786 |
0 |
0 |
0 |
| T128 |
53062 |
0 |
0 |
0 |
| T129 |
269798 |
0 |
0 |
0 |
| T130 |
19114 |
0 |
0 |
0 |
| T131 |
41769 |
0 |
0 |
0 |
| T132 |
62178 |
0 |
0 |
0 |
| T133 |
42779 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
213 |
0 |
0 |
| T1 |
711 |
1 |
0 |
0 |
| T7 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T44 |
1997 |
0 |
0 |
0 |
| T126 |
1353 |
0 |
0 |
0 |
| T127 |
1642 |
0 |
0 |
0 |
| T128 |
691 |
0 |
0 |
0 |
| T129 |
2543 |
0 |
0 |
0 |
| T130 |
367 |
0 |
0 |
0 |
| T131 |
620 |
0 |
0 |
0 |
| T132 |
1008 |
0 |
0 |
0 |
| T133 |
604 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
198 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
5 |
0 |
0 |
| T380 |
0 |
5 |
0 |
0 |
| T381 |
0 |
6 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
198 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
5 |
0 |
0 |
| T380 |
0 |
5 |
0 |
0 |
| T381 |
0 |
6 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
198 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
5 |
0 |
0 |
| T380 |
0 |
5 |
0 |
0 |
| T381 |
0 |
6 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
198 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
5 |
0 |
0 |
| T380 |
0 |
5 |
0 |
0 |
| T381 |
0 |
6 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T380,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T380,T381 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
206 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
13 |
0 |
0 |
| T381 |
0 |
4 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
206 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
13 |
0 |
0 |
| T381 |
0 |
4 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T380,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T380,T381 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
206 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
13 |
0 |
0 |
| T381 |
0 |
4 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
206 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
13 |
0 |
0 |
| T381 |
0 |
4 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
190 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
10 |
0 |
0 |
| T380 |
0 |
5 |
0 |
0 |
| T381 |
0 |
13 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
190 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
10 |
0 |
0 |
| T380 |
0 |
5 |
0 |
0 |
| T381 |
0 |
13 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
190 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
10 |
0 |
0 |
| T380 |
0 |
5 |
0 |
0 |
| T381 |
0 |
13 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
190 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
10 |
0 |
0 |
| T380 |
0 |
5 |
0 |
0 |
| T381 |
0 |
13 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T13,T11,T14 |
| 1 | 0 | Covered | T13,T11,T14 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T13,T11,T14 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T13,T11,T14 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
197 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
465 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T244 |
1596 |
0 |
0 |
0 |
| T379 |
0 |
4 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T427 |
397 |
0 |
0 |
0 |
| T428 |
372 |
0 |
0 |
0 |
| T429 |
6725 |
0 |
0 |
0 |
| T430 |
404 |
0 |
0 |
0 |
| T431 |
685 |
0 |
0 |
0 |
| T432 |
438 |
0 |
0 |
0 |
| T433 |
620 |
0 |
0 |
0 |
| T434 |
435 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
197 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
28257 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T244 |
141230 |
0 |
0 |
0 |
| T379 |
0 |
4 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T427 |
19758 |
0 |
0 |
0 |
| T428 |
21926 |
0 |
0 |
0 |
| T429 |
791846 |
0 |
0 |
0 |
| T430 |
24955 |
0 |
0 |
0 |
| T431 |
68248 |
0 |
0 |
0 |
| T432 |
29064 |
0 |
0 |
0 |
| T433 |
42007 |
0 |
0 |
0 |
| T434 |
19659 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T13,T11,T14 |
| 1 | 0 | Covered | T13,T11,T14 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T13,T11,T14 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T13,T11,T14 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
197 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
28257 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T244 |
141230 |
0 |
0 |
0 |
| T379 |
0 |
4 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T427 |
19758 |
0 |
0 |
0 |
| T428 |
21926 |
0 |
0 |
0 |
| T429 |
791846 |
0 |
0 |
0 |
| T430 |
24955 |
0 |
0 |
0 |
| T431 |
68248 |
0 |
0 |
0 |
| T432 |
29064 |
0 |
0 |
0 |
| T433 |
42007 |
0 |
0 |
0 |
| T434 |
19659 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
197 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
465 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T244 |
1596 |
0 |
0 |
0 |
| T379 |
0 |
4 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T427 |
397 |
0 |
0 |
0 |
| T428 |
372 |
0 |
0 |
0 |
| T429 |
6725 |
0 |
0 |
0 |
| T430 |
404 |
0 |
0 |
0 |
| T431 |
685 |
0 |
0 |
0 |
| T432 |
438 |
0 |
0 |
0 |
| T433 |
620 |
0 |
0 |
0 |
| T434 |
435 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T15,T11 |
| 1 | 0 | Covered | T3,T15,T11 |
| 1 | 1 | Covered | T3,T16,T435 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T15,T11 |
| 1 | 0 | Covered | T3,T16,T435 |
| 1 | 1 | Covered | T3,T15,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
222 |
0 |
0 |
| T3 |
3601 |
2 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T28 |
841 |
0 |
0 |
0 |
| T123 |
0 |
1 |
0 |
0 |
| T124 |
0 |
1 |
0 |
0 |
| T125 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T435 |
0 |
2 |
0 |
0 |
| T436 |
0 |
1 |
0 |
0 |
| T437 |
339 |
0 |
0 |
0 |
| T438 |
828 |
0 |
0 |
0 |
| T439 |
1391 |
0 |
0 |
0 |
| T440 |
876 |
0 |
0 |
0 |
| T441 |
554 |
0 |
0 |
0 |
| T442 |
715 |
0 |
0 |
0 |
| T443 |
1343 |
0 |
0 |
0 |
| T444 |
380 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
222 |
0 |
0 |
| T3 |
136921 |
2 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T28 |
49758 |
0 |
0 |
0 |
| T123 |
0 |
1 |
0 |
0 |
| T124 |
0 |
1 |
0 |
0 |
| T125 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T435 |
0 |
2 |
0 |
0 |
| T436 |
0 |
1 |
0 |
0 |
| T437 |
16764 |
0 |
0 |
0 |
| T438 |
60974 |
0 |
0 |
0 |
| T439 |
112792 |
0 |
0 |
0 |
| T440 |
83056 |
0 |
0 |
0 |
| T441 |
37906 |
0 |
0 |
0 |
| T442 |
51778 |
0 |
0 |
0 |
| T443 |
101651 |
0 |
0 |
0 |
| T444 |
18087 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T15,T11 |
| 1 | 0 | Covered | T3,T15,T11 |
| 1 | 1 | Covered | T3,T16,T435 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T15,T11 |
| 1 | 0 | Covered | T3,T16,T435 |
| 1 | 1 | Covered | T3,T15,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
222 |
0 |
0 |
| T3 |
136921 |
2 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T28 |
49758 |
0 |
0 |
0 |
| T123 |
0 |
1 |
0 |
0 |
| T124 |
0 |
1 |
0 |
0 |
| T125 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T435 |
0 |
2 |
0 |
0 |
| T436 |
0 |
1 |
0 |
0 |
| T437 |
16764 |
0 |
0 |
0 |
| T438 |
60974 |
0 |
0 |
0 |
| T439 |
112792 |
0 |
0 |
0 |
| T440 |
83056 |
0 |
0 |
0 |
| T441 |
37906 |
0 |
0 |
0 |
| T442 |
51778 |
0 |
0 |
0 |
| T443 |
101651 |
0 |
0 |
0 |
| T444 |
18087 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
222 |
0 |
0 |
| T3 |
3601 |
2 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T28 |
841 |
0 |
0 |
0 |
| T123 |
0 |
1 |
0 |
0 |
| T124 |
0 |
1 |
0 |
0 |
| T125 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T435 |
0 |
2 |
0 |
0 |
| T436 |
0 |
1 |
0 |
0 |
| T437 |
339 |
0 |
0 |
0 |
| T438 |
828 |
0 |
0 |
0 |
| T439 |
1391 |
0 |
0 |
0 |
| T440 |
876 |
0 |
0 |
0 |
| T441 |
554 |
0 |
0 |
0 |
| T442 |
715 |
0 |
0 |
0 |
| T443 |
1343 |
0 |
0 |
0 |
| T444 |
380 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
207 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
5 |
0 |
0 |
| T380 |
0 |
20 |
0 |
0 |
| T381 |
0 |
14 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
208 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
5 |
0 |
0 |
| T380 |
0 |
20 |
0 |
0 |
| T381 |
0 |
14 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
207 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
5 |
0 |
0 |
| T380 |
0 |
20 |
0 |
0 |
| T381 |
0 |
14 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
207 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
5 |
0 |
0 |
| T380 |
0 |
20 |
0 |
0 |
| T381 |
0 |
14 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T189 |
| 1 | 0 | Covered | T2,T11,T189 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T189 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T2,T11,T189 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
183 |
0 |
0 |
| T2 |
446 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T48 |
834 |
0 |
0 |
0 |
| T149 |
659 |
0 |
0 |
0 |
| T171 |
789 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T289 |
795 |
0 |
0 |
0 |
| T293 |
427 |
0 |
0 |
0 |
| T336 |
2569 |
0 |
0 |
0 |
| T379 |
0 |
4 |
0 |
0 |
| T380 |
0 |
5 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T447 |
550 |
0 |
0 |
0 |
| T448 |
478 |
0 |
0 |
0 |
| T449 |
2664 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
183 |
0 |
0 |
| T2 |
25156 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T48 |
58562 |
0 |
0 |
0 |
| T149 |
44571 |
0 |
0 |
0 |
| T171 |
58287 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T289 |
67303 |
0 |
0 |
0 |
| T293 |
25828 |
0 |
0 |
0 |
| T336 |
276335 |
0 |
0 |
0 |
| T379 |
0 |
4 |
0 |
0 |
| T380 |
0 |
5 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T447 |
53635 |
0 |
0 |
0 |
| T448 |
28628 |
0 |
0 |
0 |
| T449 |
298450 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T189 |
| 1 | 0 | Covered | T2,T11,T189 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T189 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T2,T11,T189 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
183 |
0 |
0 |
| T2 |
25156 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T48 |
58562 |
0 |
0 |
0 |
| T149 |
44571 |
0 |
0 |
0 |
| T171 |
58287 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T289 |
67303 |
0 |
0 |
0 |
| T293 |
25828 |
0 |
0 |
0 |
| T336 |
276335 |
0 |
0 |
0 |
| T379 |
0 |
4 |
0 |
0 |
| T380 |
0 |
5 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T447 |
53635 |
0 |
0 |
0 |
| T448 |
28628 |
0 |
0 |
0 |
| T449 |
298450 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
183 |
0 |
0 |
| T2 |
446 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T48 |
834 |
0 |
0 |
0 |
| T149 |
659 |
0 |
0 |
0 |
| T171 |
789 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T289 |
795 |
0 |
0 |
0 |
| T293 |
427 |
0 |
0 |
0 |
| T336 |
2569 |
0 |
0 |
0 |
| T379 |
0 |
4 |
0 |
0 |
| T380 |
0 |
5 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T447 |
550 |
0 |
0 |
0 |
| T448 |
478 |
0 |
0 |
0 |
| T449 |
2664 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
216 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
8 |
0 |
0 |
| T380 |
0 |
8 |
0 |
0 |
| T381 |
0 |
10 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
216 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
8 |
0 |
0 |
| T380 |
0 |
8 |
0 |
0 |
| T381 |
0 |
10 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
216 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
8 |
0 |
0 |
| T380 |
0 |
8 |
0 |
0 |
| T381 |
0 |
10 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
216 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
8 |
0 |
0 |
| T380 |
0 |
8 |
0 |
0 |
| T381 |
0 |
10 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T9,T10 |
| 1 | 0 | Covered | T8,T9,T10 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T9,T10 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T8,T9,T10 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
192 |
0 |
0 |
| T9 |
640 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T49 |
617 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T209 |
2281 |
0 |
0 |
0 |
| T291 |
378 |
0 |
0 |
0 |
| T312 |
823 |
0 |
0 |
0 |
| T316 |
549 |
0 |
0 |
0 |
| T379 |
0 |
3 |
0 |
0 |
| T380 |
0 |
12 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T722 |
361 |
0 |
0 |
0 |
| T723 |
823 |
0 |
0 |
0 |
| T724 |
649 |
0 |
0 |
0 |
| T725 |
1395 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
194 |
0 |
0 |
| T8 |
41335 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T77 |
713659 |
0 |
0 |
0 |
| T79 |
281126 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T302 |
163873 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T454 |
63635 |
0 |
0 |
0 |
| T455 |
19196 |
0 |
0 |
0 |
| T456 |
57250 |
0 |
0 |
0 |
| T457 |
23887 |
0 |
0 |
0 |
| T458 |
24860 |
0 |
0 |
0 |
| T459 |
54027 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T9,T10 |
| 1 | 0 | Covered | T9,T11,T189 |
| 1 | 1 | Covered | T190,T379,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T9,T10 |
| 1 | 0 | Covered | T190,T379,T380 |
| 1 | 1 | Covered | T8,T9,T10 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
194 |
0 |
0 |
| T8 |
41335 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T77 |
713659 |
0 |
0 |
0 |
| T79 |
281126 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T302 |
163873 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T454 |
63635 |
0 |
0 |
0 |
| T455 |
19196 |
0 |
0 |
0 |
| T456 |
57250 |
0 |
0 |
0 |
| T457 |
23887 |
0 |
0 |
0 |
| T458 |
24860 |
0 |
0 |
0 |
| T459 |
54027 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
194 |
0 |
0 |
| T8 |
829 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T77 |
6234 |
0 |
0 |
0 |
| T79 |
4132 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T302 |
1960 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T454 |
778 |
0 |
0 |
0 |
| T455 |
415 |
0 |
0 |
0 |
| T456 |
909 |
0 |
0 |
0 |
| T457 |
509 |
0 |
0 |
0 |
| T458 |
431 |
0 |
0 |
0 |
| T459 |
851 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T380,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T380,T381 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
188 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
4 |
0 |
0 |
| T381 |
0 |
14 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
188 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
4 |
0 |
0 |
| T381 |
0 |
14 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T11,T189,T186 |
| 1 | 1 | Covered | T190,T380,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T189,T186 |
| 1 | 0 | Covered | T190,T380,T381 |
| 1 | 1 | Covered | T11,T189,T186 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118463103 |
188 |
0 |
0 |
| T11 |
245518 |
1 |
0 |
0 |
| T109 |
36718 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
93676 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
4 |
0 |
0 |
| T381 |
0 |
14 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
44331 |
0 |
0 |
0 |
| T417 |
63470 |
0 |
0 |
0 |
| T418 |
19772 |
0 |
0 |
0 |
| T419 |
44449 |
0 |
0 |
0 |
| T420 |
98712 |
0 |
0 |
0 |
| T421 |
39272 |
0 |
0 |
0 |
| T422 |
46948 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1484579 |
188 |
0 |
0 |
| T11 |
2350 |
1 |
0 |
0 |
| T109 |
946 |
0 |
0 |
0 |
| T186 |
0 |
1 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T189 |
0 |
1 |
0 |
0 |
| T190 |
0 |
2 |
0 |
0 |
| T257 |
1074 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
4 |
0 |
0 |
| T381 |
0 |
14 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T416 |
1199 |
0 |
0 |
0 |
| T417 |
776 |
0 |
0 |
0 |
| T418 |
409 |
0 |
0 |
0 |
| T419 |
433 |
0 |
0 |
0 |
| T420 |
1173 |
0 |
0 |
0 |
| T421 |
551 |
0 |
0 |
0 |
| T422 |
596 |
0 |
0 |
0 |