Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : edn
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.26 99.26

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_edn_0.1/rtl/edn.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_edn1 99.02 99.02
tb.dut.top_earlgrey.u_edn0 99.17 99.17



Module Instance : tb.dut.top_earlgrey.u_edn1

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.02 99.02


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.02 99.02


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.34 90.68 89.35 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_edn0

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.17 99.17


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.17 99.17


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.34 90.68 89.35 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : edn
TotalCoveredPercent
Totals 78 74 94.87
Total Bits 1210 1201 99.26
Total Bits 0->1 605 602 99.50
Total Bits 1->0 605 599 99.01

Ports 78 74 94.87
Port Bits 1210 1201 99.26
Port Bits 0->1 605 602 99.50
Port Bits 1->0 605 599 99.01

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T5,T6,T19 Yes T4,T5,T6 INPUT
tl_i.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T166,T167,T163 Yes T166,T167,T163 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T166,T167,T163 Yes T166,T167,T163 INPUT
tl_i.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[6:0] Yes Yes *T23,*T24,*T25 Yes T23,T24,T25 INPUT
tl_i.a_address[15:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[20:16] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[23:21] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[24] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[29:25] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T27,*T23,*T24 Yes T27,T23,T24 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T23,T24,T25 Yes T23,T24,T25 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T23,T24,T25 Yes T23,T24,T25 INPUT
tl_i.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_o.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_o.d_error Yes Yes T23,T24,T25 Yes T23,T24,T25 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T166,T167,T163 Yes T166,T167,T163 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T5,T6,T19 Yes T4,T5,T6 OUTPUT
tl_o.d_data[31:0] Yes Yes T5,T6,T19 Yes T4,T5,T6 OUTPUT
tl_o.d_sink Yes Yes T23,T24,T25 Yes T23,T24,T25 OUTPUT
tl_o.d_source[5:0] Yes Yes *T27,*T23,*T24 Yes T27,T23,T24 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T23,T24,T25 Yes T23,T24,T25 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T166,*T167,*T163 Yes T166,T167,T163 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_i[0].edn_req Yes Yes T166,T37,T163 Yes T166,T37,T163 INPUT
edn_i[1].edn_req Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
edn_i[2].edn_req Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
edn_i[3].edn_req Yes Yes T159,T136,T222 Yes T159,T136,T222 INPUT
edn_i[4].edn_req Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
edn_i[5].edn_req Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
edn_i[6].edn_req Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
edn_i[7].edn_req Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
edn_o[0].edn_bus[31:0] Yes Yes T166,T37,T163 Yes T166,T37,T163 OUTPUT
edn_o[0].edn_fips Yes Yes T166,T164,T165 Yes T166,T163,T62 OUTPUT
edn_o[0].edn_ack Yes Yes T166,T37,T163 Yes T166,T37,T163 OUTPUT
edn_o[1].edn_bus[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_o[1].edn_fips No No Yes T134,T135,T136 OUTPUT
edn_o[1].edn_ack Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_o[2].edn_bus[31:0] Yes Yes T4,T5,T19 Yes T4,T5,T19 OUTPUT
edn_o[2].edn_fips Yes Yes T156,T157,T158 Yes T63,T159,T160 OUTPUT
edn_o[2].edn_ack Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_o[3].edn_bus[31:0] Yes Yes T159,T136,T222 Yes T159,T136,T222 OUTPUT
edn_o[3].edn_fips No No Yes T159,T136,T223 OUTPUT
edn_o[3].edn_ack Yes Yes T159,T136,T222 Yes T159,T136,T222 OUTPUT
edn_o[4].edn_bus[31:0] Yes Yes T6,T19,T18 Yes T4,T6,T19 OUTPUT
edn_o[4].edn_fips No No Yes T466,T468,T469 OUTPUT
edn_o[4].edn_ack Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_o[5].edn_bus[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_o[5].edn_fips Yes Yes T166,T164,T165 Yes T166,T164,T165 OUTPUT
edn_o[5].edn_ack Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_o[6].edn_bus[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_o[6].edn_fips Yes Yes T166,T164,T165 Yes T166,T163,T62 OUTPUT
edn_o[6].edn_ack Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_o[7].edn_bus[31:0] Yes Yes T5,T6,T19 Yes T5,T6,T19 OUTPUT
edn_o[7].edn_fips Yes Yes T166,T164,T165 Yes T166,T167,T164 OUTPUT
edn_o[7].edn_ack Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
csrng_cmd_o.genbits_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
csrng_cmd_o.csrng_req_bus[31:0] Yes Yes T5,T6,T19 Yes T4,T5,T6 OUTPUT
csrng_cmd_o.csrng_req_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
csrng_cmd_i.genbits_bus[127:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
csrng_cmd_i.genbits_fips Yes Yes T419,T470,T157 Yes T166,T167,T163 INPUT
csrng_cmd_i.genbits_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
csrng_cmd_i.csrng_rsp_sts[2:0] No No No INPUT
csrng_cmd_i.csrng_rsp_ack Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
csrng_cmd_i.csrng_req_ready Yes Yes T166,T164,T165 Yes T166,T164,T165 INPUT
alert_rx_i[0].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[0].ack_p Yes Yes T44,T27,T471 Yes T44,T27,T471 INPUT
alert_rx_i[0].ping_n Yes Yes T44,T45,T441 Yes T44,T45,T441 INPUT
alert_rx_i[0].ping_p Yes Yes T44,T45,T441 Yes T44,T45,T441 INPUT
alert_rx_i[1].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[1].ack_p Yes Yes T472,T253,T44 Yes T472,T253,T44 INPUT
alert_rx_i[1].ping_n Yes Yes T44,T45,T46 Yes T44,T45,T46 INPUT
alert_rx_i[1].ping_p Yes Yes T44,T45,T46 Yes T44,T45,T46 INPUT
alert_tx_o[0].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[0].alert_p Yes Yes T44,T27,T471 Yes T44,T27,T471 OUTPUT
alert_tx_o[1].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[1].alert_p Yes Yes T472,T253,T44 Yes T472,T253,T44 OUTPUT
intr_edn_cmd_req_done_o Yes Yes T163,T267,T257 Yes T163,T267,T257 OUTPUT
intr_edn_fatal_err_o Yes Yes T257,T263,T266 Yes T257,T263,T266 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_edn1
TotalCoveredPercent
Totals 50 48 96.00
Total Bits 714 707 99.02
Total Bits 0->1 357 354 99.16
Total Bits 1->0 357 353 98.88

Ports 50 48 96.00
Port Bits 714 707 99.02
Port Bits 0->1 357 354 99.16
Port Bits 1->0 357 353 98.88

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirectionExclude Annotation
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T5,T6,T19 Yes T4,T5,T6 INPUT
tl_i.d_ready Yes Yes T5,T6,T19 Yes T4,T5,T6 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T166,T167,T163 Yes T166,T167,T163 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T166,T167,T163 Yes T166,T167,T163 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T166,T167,T163 Yes T166,T167,T163 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T166,T167,T163 Yes T166,T167,T163 INPUT
tl_i.a_mask[3:0] Yes Yes T166,T167,T163 Yes T166,T167,T163 INPUT
tl_i.a_address[6:0] Yes Yes *T23,*T24,*T25 Yes T23,T24,T25 INPUT
tl_i.a_address[18:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[20:19] Yes Yes T166,T167,T163 Yes T166,T167,T163 INPUT
tl_i.a_address[23:21] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[24] Yes Yes *T166,*T167,*T163 Yes T166,T167,T163 INPUT
tl_i.a_address[29:25] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T166,*T167,*T163 Yes T166,T167,T163 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T27,*T23,*T24 Yes T27,T23,T24 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T23,T24,T25 Yes T23,T24,T25 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T23,T24,T25 Yes T23,T24,T25 INPUT
tl_i.a_valid Yes Yes T166,T167,T163 Yes T166,T167,T163 INPUT
tl_o.a_ready Yes Yes T166,T167,T163 Yes T166,T167,T163 OUTPUT
tl_o.d_error Yes Yes T23,T24,T25 Yes T23,T24,T25 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T166,T167,T163 Yes T166,T167,T163 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T166,T167,T163 Yes T166,T167,T163 OUTPUT
tl_o.d_data[31:0] Yes Yes T166,T167,T163 Yes T166,T167,T163 OUTPUT
tl_o.d_sink Yes Yes T23,T24,T25 Yes T23,T24,T25 OUTPUT
tl_o.d_source[5:0] Yes Yes *T27,*T23,*T24 Yes T27,T23,T24 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T23,T24,T25 Yes T23,T24,T25 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T166,*T167,*T163 Yes T166,T167,T163 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T166,T167,T163 Yes T166,T167,T163 OUTPUT
edn_i[0].edn_req Yes Yes T166,T163,T164 Yes T166,T163,T164 INPUT
edn_i[1].edn_req[0:0] Excluded Excluded Excluded INPUT [UNR] Tied off and unused.
edn_i[2].edn_req[0:0] Excluded Excluded Excluded INPUT [UNR] Tied off and unused.
edn_i[3].edn_req[0:0] Excluded Excluded Excluded INPUT [UNR] Tied off and unused.
edn_i[4].edn_req[0:0] Excluded Excluded Excluded INPUT [UNR] Tied off and unused.
edn_i[5].edn_req[0:0] Excluded Excluded Excluded INPUT [UNR] Tied off and unused.
edn_i[6].edn_req[0:0] Excluded Excluded Excluded INPUT [UNR] Tied off and unused.
edn_i[7].edn_req[0:0] Excluded Excluded Excluded INPUT [UNR] Tied off and unused.
edn_o[0].edn_bus[31:0] Yes Yes T166,T163,T164 Yes T166,T163,T164 OUTPUT
edn_o[0].edn_fips Yes Yes T166,T164,T165 Yes T166,T163,T164 OUTPUT
edn_o[0].edn_ack Yes Yes T166,T163,T164 Yes T166,T163,T164 OUTPUT
edn_o[1].edn_bus[31:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[1].edn_fips[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[1].edn_ack[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[2].edn_bus[31:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[2].edn_fips[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[2].edn_ack[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[3].edn_bus[31:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[3].edn_fips[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[3].edn_ack[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[4].edn_bus[31:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[4].edn_fips[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[4].edn_ack[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[5].edn_bus[31:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[5].edn_fips[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[5].edn_ack[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[6].edn_bus[31:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[6].edn_fips[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[6].edn_ack[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[7].edn_bus[31:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[7].edn_fips[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
edn_o[7].edn_ack[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off and unused.
csrng_cmd_o.genbits_ready Yes Yes T166,T167,T163 Yes T166,T167,T163 OUTPUT
csrng_cmd_o.csrng_req_bus[31:0] Yes Yes T166,T163,T164 Yes T166,T167,T163 OUTPUT
csrng_cmd_o.csrng_req_valid Yes Yes T166,T167,T163 Yes T166,T167,T163 OUTPUT
csrng_cmd_i.genbits_bus[127:0] Yes Yes T166,T163,T62 Yes T166,T163,T164 INPUT
csrng_cmd_i.genbits_fips No No Yes T419,T470,T473 INPUT
csrng_cmd_i.genbits_valid Yes Yes T166,T167,T163 Yes T166,T167,T163 INPUT
csrng_cmd_i.csrng_rsp_sts[2:0] No No No INPUT
csrng_cmd_i.csrng_rsp_ack Yes Yes T166,T167,T163 Yes T166,T167,T163 INPUT
csrng_cmd_i.csrng_req_ready Yes Yes T166,T164,T165 Yes T166,T164,T165 INPUT
alert_rx_i[0].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[0].ack_p Yes Yes T44,T27,T45 Yes T44,T27,T45 INPUT
alert_rx_i[0].ping_n Yes Yes T44,T45,T441 Yes T44,T45,T441 INPUT
alert_rx_i[0].ping_p Yes Yes T44,T45,T441 Yes T44,T45,T441 INPUT
alert_rx_i[1].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[1].ack_p Yes Yes T253,T44,T353 Yes T253,T44,T353 INPUT
alert_rx_i[1].ping_n Yes Yes T44,T45,T46 Yes T44,T45,T46 INPUT
alert_rx_i[1].ping_p Yes Yes T44,T45,T46 Yes T44,T45,T46 INPUT
alert_tx_o[0].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[0].alert_p Yes Yes T44,T27,T45 Yes T44,T27,T45 OUTPUT
alert_tx_o[1].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[1].alert_p Yes Yes T253,T44,T353 Yes T253,T44,T353 OUTPUT
intr_edn_cmd_req_done_o Yes Yes T163,T267,T257 Yes T163,T267,T257 OUTPUT
intr_edn_fatal_err_o Yes Yes T257,T263,T266 Yes T257,T263,T266 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_edn0
TotalCoveredPercent
Totals 78 73 93.59
Total Bits 1208 1198 99.17
Total Bits 0->1 604 601 99.50
Total Bits 1->0 604 597 98.84

Ports 78 73 93.59
Port Bits 1208 1198 99.17
Port Bits 0->1 604 601 99.50
Port Bits 1->0 604 597 98.84

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T5,T6,T19 Yes T4,T5,T6 INPUT
tl_i.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T166,T167,T163 Yes T166,T167,T163 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T166,T167,T163 Yes T166,T167,T163 INPUT
tl_i.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[6:0] Yes Yes *T23,*T24,*T25 Yes T23,T24,T25 INPUT
tl_i.a_address[15:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[18:16] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[19] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[20] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[23:21] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[24] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[29:25] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T27,*T23,*T24 Yes T27,T23,T24 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T23,T24,T25 Yes T23,T24,T25 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T23,T24,T25 Yes T23,T24,T25 INPUT
tl_i.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_o.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_o.d_error Yes Yes T23,T24,T25 Yes T23,T24,T137 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T166,T167,T163 Yes T166,T167,T163 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T5,T6,T19 Yes T4,T5,T6 OUTPUT
tl_o.d_data[31:0] Yes Yes T5,T6,T19 Yes T4,T5,T6 OUTPUT
tl_o.d_sink Yes Yes T23,T24,T25 Yes T23,T24,T25 OUTPUT
tl_o.d_source[5:0] Yes Yes *T27,*T23,*T24 Yes T27,T23,T24 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T23,T24,T25 Yes T23,T24,T25 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T166,*T167,*T163 Yes T166,T167,T163 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_i[0].edn_req Yes Yes T37,T62,T63 Yes T37,T62,T63 INPUT
edn_i[1].edn_req Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
edn_i[2].edn_req Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
edn_i[3].edn_req Yes Yes T159,T136,T222 Yes T159,T136,T222 INPUT
edn_i[4].edn_req Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
edn_i[5].edn_req Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
edn_i[6].edn_req Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
edn_i[7].edn_req Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
edn_o[0].edn_bus[31:0] Yes Yes T37,T62,T63 Yes T37,T62,T63 OUTPUT
edn_o[0].edn_fips No No Yes T62,T63,T159 OUTPUT
edn_o[0].edn_ack Yes Yes T37,T62,T63 Yes T37,T62,T63 OUTPUT
edn_o[1].edn_bus[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_o[1].edn_fips No No Yes T134,T135,T136 OUTPUT
edn_o[1].edn_ack Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_o[2].edn_bus[31:0] Yes Yes T4,T5,T19 Yes T4,T5,T19 OUTPUT
edn_o[2].edn_fips Yes Yes T156,T157,T158 Yes T63,T159,T160 OUTPUT
edn_o[2].edn_ack Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_o[3].edn_bus[31:0] Yes Yes T159,T136,T222 Yes T159,T136,T222 OUTPUT
edn_o[3].edn_fips No No Yes T159,T136,T223 OUTPUT
edn_o[3].edn_ack Yes Yes T159,T136,T222 Yes T159,T136,T222 OUTPUT
edn_o[4].edn_bus[31:0] Yes Yes T6,T19,T18 Yes T4,T6,T19 OUTPUT
edn_o[4].edn_fips No No Yes T466,T468,T469 OUTPUT
edn_o[4].edn_ack Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_o[5].edn_bus[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_o[5].edn_fips Yes Yes T166,T164,T165 Yes T166,T164,T165 OUTPUT
edn_o[5].edn_ack Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_o[6].edn_bus[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_o[6].edn_fips Yes Yes T166,T164,T165 Yes T166,T163,T62 OUTPUT
edn_o[6].edn_ack Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
edn_o[7].edn_bus[31:0] Yes Yes T5,T6,T19 Yes T5,T6,T19 OUTPUT
edn_o[7].edn_fips Yes Yes T166,T164,T165 Yes T166,T167,T164 OUTPUT
edn_o[7].edn_ack Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
csrng_cmd_o.genbits_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
csrng_cmd_o.csrng_req_bus[31:0] Yes Yes T5,T6,T19 Yes T4,T5,T6 OUTPUT
csrng_cmd_o.csrng_req_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
csrng_cmd_i.genbits_bus[127:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
csrng_cmd_i.genbits_fips Yes Yes T419,T470,T157 Yes T166,T167,T163 INPUT
csrng_cmd_i.genbits_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
csrng_cmd_i.csrng_rsp_sts[2:0] No No No INPUT
csrng_cmd_i.csrng_rsp_ack Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
csrng_cmd_i.csrng_req_ready Yes Yes T166,T164,T165 Yes T166,T164,T165 INPUT
alert_rx_i[0].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[0].ack_p Yes Yes T44,T471,T447 Yes T44,T471,T447 INPUT
alert_rx_i[0].ping_n Yes Yes T44,T45,T46 Yes T44,T45,T46 INPUT
alert_rx_i[0].ping_p Yes Yes T44,T45,T46 Yes T44,T45,T46 INPUT
alert_rx_i[1].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[1].ack_p Yes Yes T472,T44,T27 Yes T472,T44,T27 INPUT
alert_rx_i[1].ping_n Yes Yes T44,T45,T46 Yes T44,T45,T46 INPUT
alert_rx_i[1].ping_p Yes Yes T44,T45,T46 Yes T44,T45,T46 INPUT
alert_tx_o[0].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[0].alert_p Yes Yes T44,T471,T447 Yes T44,T471,T447 OUTPUT
alert_tx_o[1].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[1].alert_p Yes Yes T472,T44,T27 Yes T472,T44,T27 OUTPUT
intr_edn_cmd_req_done_o Yes Yes T163,T267,T257 Yes T163,T267,T257 OUTPUT
intr_edn_fatal_err_o Yes Yes T257,T263,T266 Yes T257,T263,T266 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%