Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
88.31 96.47 89.29 87.59 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 790744728 4112 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 790744728 4112 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 790744728 4112 0 0
T4 261933 4 0 0
T5 167368 2 0 0
T6 234648 4 0 0
T18 302611 4 0 0
T19 97772 1 0 0
T26 123997 0 0 0
T58 373244 0 0 0
T62 231580 4 0 0
T67 166514 2 0 0
T68 72021 1 0 0
T69 916519 11 0 0
T72 157469 4 0 0
T81 709030 0 0 0
T89 86624 5 0 0
T90 86887 8 0 0
T91 0 8 0 0
T136 180113 0 0 0
T139 347776 0 0 0
T214 221784 0 0 0
T223 42205 0 0 0
T242 265468 0 0 0
T318 0 8 0 0
T319 0 3 0 0
T320 0 11 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 790744728 4112 0 0
T4 261933 4 0 0
T5 167368 2 0 0
T6 234648 4 0 0
T18 302611 4 0 0
T19 97772 1 0 0
T26 123997 0 0 0
T58 373244 0 0 0
T62 231580 4 0 0
T67 166514 2 0 0
T68 72021 1 0 0
T69 916519 11 0 0
T72 157469 4 0 0
T81 709030 0 0 0
T89 86624 5 0 0
T90 86887 8 0 0
T91 0 8 0 0
T136 180113 0 0 0
T139 347776 0 0 0
T214 221784 0 0 0
T223 42205 0 0 0
T242 265468 0 0 0
T318 0 8 0 0
T319 0 3 0 0
T320 0 11 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 395372364 43 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 395372364 43 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 395372364 43 0 0
T26 123997 0 0 0
T58 373244 0 0 0
T81 709030 0 0 0
T89 86624 5 0 0
T90 86887 8 0 0
T91 0 8 0 0
T136 180113 0 0 0
T139 347776 0 0 0
T214 221784 0 0 0
T223 42205 0 0 0
T242 265468 0 0 0
T318 0 8 0 0
T319 0 3 0 0
T320 0 11 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 395372364 43 0 0
T26 123997 0 0 0
T58 373244 0 0 0
T81 709030 0 0 0
T89 86624 5 0 0
T90 86887 8 0 0
T91 0 8 0 0
T136 180113 0 0 0
T139 347776 0 0 0
T214 221784 0 0 0
T223 42205 0 0 0
T242 265468 0 0 0
T318 0 8 0 0
T319 0 3 0 0
T320 0 11 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 395372364 4069 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 395372364 4069 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 395372364 4069 0 0
T4 261933 4 0 0
T5 167368 2 0 0
T6 234648 4 0 0
T18 302611 4 0 0
T19 97772 1 0 0
T62 231580 4 0 0
T67 166514 2 0 0
T68 72021 1 0 0
T69 916519 11 0 0
T72 157469 4 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 395372364 4069 0 0
T4 261933 4 0 0
T5 167368 2 0 0
T6 234648 4 0 0
T18 302611 4 0 0
T19 97772 1 0 0
T62 231580 4 0 0
T67 166514 2 0 0
T68 72021 1 0 0
T69 916519 11 0 0
T72 157469 4 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%