Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T8,T9,T11 |
1 | 1 | Covered | T136,T137,T138 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T136,T137,T138 |
1 | 1 | Covered | T8,T9,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1694934 |
191 |
0 |
0 |
T8 |
2597 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
15 |
0 |
0 |
T138 |
0 |
6 |
0 |
0 |
T343 |
867 |
0 |
0 |
0 |
T367 |
0 |
6 |
0 |
0 |
T391 |
0 |
13 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
7 |
0 |
0 |
T400 |
860 |
0 |
0 |
0 |
T401 |
639 |
0 |
0 |
0 |
T402 |
605 |
0 |
0 |
0 |
T403 |
944 |
0 |
0 |
0 |
T404 |
630 |
0 |
0 |
0 |
T405 |
2734 |
0 |
0 |
0 |
T406 |
1827 |
0 |
0 |
0 |
T407 |
663 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137740888 |
191 |
0 |
0 |
T8 |
286430 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
15 |
0 |
0 |
T138 |
0 |
6 |
0 |
0 |
T343 |
82139 |
0 |
0 |
0 |
T367 |
0 |
6 |
0 |
0 |
T391 |
0 |
13 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
7 |
0 |
0 |
T400 |
55904 |
0 |
0 |
0 |
T401 |
50230 |
0 |
0 |
0 |
T402 |
40000 |
0 |
0 |
0 |
T403 |
55239 |
0 |
0 |
0 |
T404 |
40782 |
0 |
0 |
0 |
T405 |
302158 |
0 |
0 |
0 |
T406 |
202376 |
0 |
0 |
0 |
T407 |
41548 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T8,T9,T11 |
1 | 1 | Covered | T136,T137,T138 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T136,T137,T138 |
1 | 1 | Covered | T8,T9,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137740888 |
191 |
0 |
0 |
T8 |
286430 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
15 |
0 |
0 |
T138 |
0 |
6 |
0 |
0 |
T343 |
82139 |
0 |
0 |
0 |
T367 |
0 |
6 |
0 |
0 |
T391 |
0 |
13 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
7 |
0 |
0 |
T400 |
55904 |
0 |
0 |
0 |
T401 |
50230 |
0 |
0 |
0 |
T402 |
40000 |
0 |
0 |
0 |
T403 |
55239 |
0 |
0 |
0 |
T404 |
40782 |
0 |
0 |
0 |
T405 |
302158 |
0 |
0 |
0 |
T406 |
202376 |
0 |
0 |
0 |
T407 |
41548 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1694934 |
191 |
0 |
0 |
T8 |
2597 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
15 |
0 |
0 |
T138 |
0 |
6 |
0 |
0 |
T343 |
867 |
0 |
0 |
0 |
T367 |
0 |
6 |
0 |
0 |
T391 |
0 |
13 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
7 |
0 |
0 |
T400 |
860 |
0 |
0 |
0 |
T401 |
639 |
0 |
0 |
0 |
T402 |
605 |
0 |
0 |
0 |
T403 |
944 |
0 |
0 |
0 |
T404 |
630 |
0 |
0 |
0 |
T405 |
2734 |
0 |
0 |
0 |
T406 |
1827 |
0 |
0 |
0 |
T407 |
663 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T8,T9,T11 |
1 | 1 | Covered | T136,T137,T138 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T136,T137,T138 |
1 | 1 | Covered | T8,T9,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1694934 |
197 |
0 |
0 |
T8 |
2597 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
2 |
0 |
0 |
T138 |
0 |
4 |
0 |
0 |
T343 |
867 |
0 |
0 |
0 |
T367 |
0 |
12 |
0 |
0 |
T391 |
0 |
26 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
7 |
0 |
0 |
T400 |
860 |
0 |
0 |
0 |
T401 |
639 |
0 |
0 |
0 |
T402 |
605 |
0 |
0 |
0 |
T403 |
944 |
0 |
0 |
0 |
T404 |
630 |
0 |
0 |
0 |
T405 |
2734 |
0 |
0 |
0 |
T406 |
1827 |
0 |
0 |
0 |
T407 |
663 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137740888 |
197 |
0 |
0 |
T8 |
286430 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
2 |
0 |
0 |
T138 |
0 |
4 |
0 |
0 |
T343 |
82139 |
0 |
0 |
0 |
T367 |
0 |
12 |
0 |
0 |
T391 |
0 |
26 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
7 |
0 |
0 |
T400 |
55904 |
0 |
0 |
0 |
T401 |
50230 |
0 |
0 |
0 |
T402 |
40000 |
0 |
0 |
0 |
T403 |
55239 |
0 |
0 |
0 |
T404 |
40782 |
0 |
0 |
0 |
T405 |
302158 |
0 |
0 |
0 |
T406 |
202376 |
0 |
0 |
0 |
T407 |
41548 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T8,T9,T11 |
1 | 1 | Covered | T136,T137,T138 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T136,T137,T138 |
1 | 1 | Covered | T8,T9,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137740888 |
197 |
0 |
0 |
T8 |
286430 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
2 |
0 |
0 |
T138 |
0 |
4 |
0 |
0 |
T343 |
82139 |
0 |
0 |
0 |
T367 |
0 |
12 |
0 |
0 |
T391 |
0 |
26 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
7 |
0 |
0 |
T400 |
55904 |
0 |
0 |
0 |
T401 |
50230 |
0 |
0 |
0 |
T402 |
40000 |
0 |
0 |
0 |
T403 |
55239 |
0 |
0 |
0 |
T404 |
40782 |
0 |
0 |
0 |
T405 |
302158 |
0 |
0 |
0 |
T406 |
202376 |
0 |
0 |
0 |
T407 |
41548 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1694934 |
197 |
0 |
0 |
T8 |
2597 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
2 |
0 |
0 |
T138 |
0 |
4 |
0 |
0 |
T343 |
867 |
0 |
0 |
0 |
T367 |
0 |
12 |
0 |
0 |
T391 |
0 |
26 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
7 |
0 |
0 |
T400 |
860 |
0 |
0 |
0 |
T401 |
639 |
0 |
0 |
0 |
T402 |
605 |
0 |
0 |
0 |
T403 |
944 |
0 |
0 |
0 |
T404 |
630 |
0 |
0 |
0 |
T405 |
2734 |
0 |
0 |
0 |
T406 |
1827 |
0 |
0 |
0 |
T407 |
663 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T8,T9,T11 |
1 | 1 | Covered | T136,T137,T138 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T136,T137,T138 |
1 | 1 | Covered | T8,T9,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1694934 |
197 |
0 |
0 |
T8 |
2597 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
9 |
0 |
0 |
T138 |
0 |
4 |
0 |
0 |
T343 |
867 |
0 |
0 |
0 |
T367 |
0 |
7 |
0 |
0 |
T391 |
0 |
19 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
4 |
0 |
0 |
T400 |
860 |
0 |
0 |
0 |
T401 |
639 |
0 |
0 |
0 |
T402 |
605 |
0 |
0 |
0 |
T403 |
944 |
0 |
0 |
0 |
T404 |
630 |
0 |
0 |
0 |
T405 |
2734 |
0 |
0 |
0 |
T406 |
1827 |
0 |
0 |
0 |
T407 |
663 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137740888 |
197 |
0 |
0 |
T8 |
286430 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
9 |
0 |
0 |
T138 |
0 |
4 |
0 |
0 |
T343 |
82139 |
0 |
0 |
0 |
T367 |
0 |
7 |
0 |
0 |
T391 |
0 |
19 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
4 |
0 |
0 |
T400 |
55904 |
0 |
0 |
0 |
T401 |
50230 |
0 |
0 |
0 |
T402 |
40000 |
0 |
0 |
0 |
T403 |
55239 |
0 |
0 |
0 |
T404 |
40782 |
0 |
0 |
0 |
T405 |
302158 |
0 |
0 |
0 |
T406 |
202376 |
0 |
0 |
0 |
T407 |
41548 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T8,T9,T11 |
1 | 1 | Covered | T136,T137,T138 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T136,T137,T138 |
1 | 1 | Covered | T8,T9,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137740888 |
197 |
0 |
0 |
T8 |
286430 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
9 |
0 |
0 |
T138 |
0 |
4 |
0 |
0 |
T343 |
82139 |
0 |
0 |
0 |
T367 |
0 |
7 |
0 |
0 |
T391 |
0 |
19 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
4 |
0 |
0 |
T400 |
55904 |
0 |
0 |
0 |
T401 |
50230 |
0 |
0 |
0 |
T402 |
40000 |
0 |
0 |
0 |
T403 |
55239 |
0 |
0 |
0 |
T404 |
40782 |
0 |
0 |
0 |
T405 |
302158 |
0 |
0 |
0 |
T406 |
202376 |
0 |
0 |
0 |
T407 |
41548 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1694934 |
197 |
0 |
0 |
T8 |
2597 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
9 |
0 |
0 |
T138 |
0 |
4 |
0 |
0 |
T343 |
867 |
0 |
0 |
0 |
T367 |
0 |
7 |
0 |
0 |
T391 |
0 |
19 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
4 |
0 |
0 |
T400 |
860 |
0 |
0 |
0 |
T401 |
639 |
0 |
0 |
0 |
T402 |
605 |
0 |
0 |
0 |
T403 |
944 |
0 |
0 |
0 |
T404 |
630 |
0 |
0 |
0 |
T405 |
2734 |
0 |
0 |
0 |
T406 |
1827 |
0 |
0 |
0 |
T407 |
663 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T8,T9,T11 |
1 | 1 | Covered | T136,T137,T138 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T136,T137,T138 |
1 | 1 | Covered | T8,T9,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1694934 |
223 |
0 |
0 |
T8 |
2597 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
16 |
0 |
0 |
T138 |
0 |
4 |
0 |
0 |
T343 |
867 |
0 |
0 |
0 |
T367 |
0 |
7 |
0 |
0 |
T391 |
0 |
10 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
9 |
0 |
0 |
T400 |
860 |
0 |
0 |
0 |
T401 |
639 |
0 |
0 |
0 |
T402 |
605 |
0 |
0 |
0 |
T403 |
944 |
0 |
0 |
0 |
T404 |
630 |
0 |
0 |
0 |
T405 |
2734 |
0 |
0 |
0 |
T406 |
1827 |
0 |
0 |
0 |
T407 |
663 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137740888 |
223 |
0 |
0 |
T8 |
286430 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
16 |
0 |
0 |
T138 |
0 |
4 |
0 |
0 |
T343 |
82139 |
0 |
0 |
0 |
T367 |
0 |
7 |
0 |
0 |
T391 |
0 |
10 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
9 |
0 |
0 |
T400 |
55904 |
0 |
0 |
0 |
T401 |
50230 |
0 |
0 |
0 |
T402 |
40000 |
0 |
0 |
0 |
T403 |
55239 |
0 |
0 |
0 |
T404 |
40782 |
0 |
0 |
0 |
T405 |
302158 |
0 |
0 |
0 |
T406 |
202376 |
0 |
0 |
0 |
T407 |
41548 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T8,T9,T11 |
1 | 1 | Covered | T136,T137,T138 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T136,T137,T138 |
1 | 1 | Covered | T8,T9,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137740888 |
223 |
0 |
0 |
T8 |
286430 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
16 |
0 |
0 |
T138 |
0 |
4 |
0 |
0 |
T343 |
82139 |
0 |
0 |
0 |
T367 |
0 |
7 |
0 |
0 |
T391 |
0 |
10 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
9 |
0 |
0 |
T400 |
55904 |
0 |
0 |
0 |
T401 |
50230 |
0 |
0 |
0 |
T402 |
40000 |
0 |
0 |
0 |
T403 |
55239 |
0 |
0 |
0 |
T404 |
40782 |
0 |
0 |
0 |
T405 |
302158 |
0 |
0 |
0 |
T406 |
202376 |
0 |
0 |
0 |
T407 |
41548 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1694934 |
223 |
0 |
0 |
T8 |
2597 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
16 |
0 |
0 |
T138 |
0 |
4 |
0 |
0 |
T343 |
867 |
0 |
0 |
0 |
T367 |
0 |
7 |
0 |
0 |
T391 |
0 |
10 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
9 |
0 |
0 |
T400 |
860 |
0 |
0 |
0 |
T401 |
639 |
0 |
0 |
0 |
T402 |
605 |
0 |
0 |
0 |
T403 |
944 |
0 |
0 |
0 |
T404 |
630 |
0 |
0 |
0 |
T405 |
2734 |
0 |
0 |
0 |
T406 |
1827 |
0 |
0 |
0 |
T407 |
663 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T8,T9,T11 |
1 | 1 | Covered | T136,T137,T138 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T136,T137,T138 |
1 | 1 | Covered | T8,T9,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1694934 |
236 |
0 |
0 |
T8 |
2597 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
25 |
0 |
0 |
T138 |
0 |
7 |
0 |
0 |
T343 |
867 |
0 |
0 |
0 |
T367 |
0 |
23 |
0 |
0 |
T391 |
0 |
14 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
15 |
0 |
0 |
T400 |
860 |
0 |
0 |
0 |
T401 |
639 |
0 |
0 |
0 |
T402 |
605 |
0 |
0 |
0 |
T403 |
944 |
0 |
0 |
0 |
T404 |
630 |
0 |
0 |
0 |
T405 |
2734 |
0 |
0 |
0 |
T406 |
1827 |
0 |
0 |
0 |
T407 |
663 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137740888 |
236 |
0 |
0 |
T8 |
286430 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
25 |
0 |
0 |
T138 |
0 |
7 |
0 |
0 |
T343 |
82139 |
0 |
0 |
0 |
T367 |
0 |
23 |
0 |
0 |
T391 |
0 |
14 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
15 |
0 |
0 |
T400 |
55904 |
0 |
0 |
0 |
T401 |
50230 |
0 |
0 |
0 |
T402 |
40000 |
0 |
0 |
0 |
T403 |
55239 |
0 |
0 |
0 |
T404 |
40782 |
0 |
0 |
0 |
T405 |
302158 |
0 |
0 |
0 |
T406 |
202376 |
0 |
0 |
0 |
T407 |
41548 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T8,T9,T11 |
1 | 1 | Covered | T136,T137,T138 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T136,T137,T138 |
1 | 1 | Covered | T8,T9,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137740888 |
236 |
0 |
0 |
T8 |
286430 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
25 |
0 |
0 |
T138 |
0 |
7 |
0 |
0 |
T343 |
82139 |
0 |
0 |
0 |
T367 |
0 |
23 |
0 |
0 |
T391 |
0 |
14 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
15 |
0 |
0 |
T400 |
55904 |
0 |
0 |
0 |
T401 |
50230 |
0 |
0 |
0 |
T402 |
40000 |
0 |
0 |
0 |
T403 |
55239 |
0 |
0 |
0 |
T404 |
40782 |
0 |
0 |
0 |
T405 |
302158 |
0 |
0 |
0 |
T406 |
202376 |
0 |
0 |
0 |
T407 |
41548 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1694934 |
236 |
0 |
0 |
T8 |
2597 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T137 |
0 |
25 |
0 |
0 |
T138 |
0 |
7 |
0 |
0 |
T343 |
867 |
0 |
0 |
0 |
T367 |
0 |
23 |
0 |
0 |
T391 |
0 |
14 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T399 |
0 |
15 |
0 |
0 |
T400 |
860 |
0 |
0 |
0 |
T401 |
639 |
0 |
0 |
0 |
T402 |
605 |
0 |
0 |
0 |
T403 |
944 |
0 |
0 |
0 |
T404 |
630 |
0 |
0 |
0 |
T405 |
2734 |
0 |
0 |
0 |
T406 |
1827 |
0 |
0 |
0 |
T407 |
663 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1694934 |
258 |
0 |
0 |
T1 |
3530 |
4 |
0 |
0 |
T2 |
0 |
6 |
0 |
0 |
T3 |
0 |
3 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T19 |
2492 |
0 |
0 |
0 |
T58 |
512 |
0 |
0 |
0 |
T80 |
861 |
0 |
0 |
0 |
T91 |
478 |
0 |
0 |
0 |
T92 |
1247 |
0 |
0 |
0 |
T93 |
1924 |
0 |
0 |
0 |
T94 |
638 |
0 |
0 |
0 |
T95 |
634 |
0 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T98 |
440 |
0 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137740888 |
261 |
0 |
0 |
T1 |
166391 |
4 |
0 |
0 |
T2 |
0 |
7 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T19 |
272469 |
0 |
0 |
0 |
T58 |
28385 |
0 |
0 |
0 |
T80 |
61691 |
0 |
0 |
0 |
T91 |
35541 |
0 |
0 |
0 |
T92 |
55329 |
0 |
0 |
0 |
T93 |
45736 |
0 |
0 |
0 |
T94 |
54664 |
0 |
0 |
0 |
T95 |
39054 |
0 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T98 |
20607 |
0 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |