Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.79 96.47 89.29 100.00 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 971970586 4264 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 971970586 4264 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 971970586 4264 0 0
T4 154066 2 0 0
T5 165953 2 0 0
T6 105247 18 0 0
T17 607958 10 0 0
T31 115061 4 0 0
T43 184813 2 0 0
T50 120373 1 0 0
T61 287615 4 0 0
T84 149075 2 0 0
T85 152238 2 0 0
T161 237898 0 0 0
T170 49366 0 0 0
T175 76794 8 0 0
T176 0 8 0 0
T177 0 8 0 0
T212 96604 0 0 0
T295 0 6 0 0
T296 0 4 0 0
T297 0 10 0 0
T298 86694 0 0 0
T299 69464 0 0 0
T300 214994 0 0 0
T301 245010 0 0 0
T302 123140 0 0 0
T303 97010 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 971970586 4264 0 0
T4 154066 2 0 0
T5 165953 2 0 0
T6 105247 18 0 0
T17 607958 10 0 0
T31 115061 4 0 0
T43 184813 2 0 0
T50 120373 1 0 0
T61 287615 4 0 0
T84 149075 2 0 0
T85 152238 2 0 0
T161 237898 0 0 0
T170 49366 0 0 0
T175 76794 8 0 0
T176 0 8 0 0
T177 0 8 0 0
T212 96604 0 0 0
T295 0 6 0 0
T296 0 4 0 0
T297 0 10 0 0
T298 86694 0 0 0
T299 69464 0 0 0
T300 214994 0 0 0
T301 245010 0 0 0
T302 123140 0 0 0
T303 97010 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 485985293 44 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 485985293 44 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 485985293 44 0 0
T161 237898 0 0 0
T170 49366 0 0 0
T175 76794 8 0 0
T176 0 8 0 0
T177 0 8 0 0
T212 96604 0 0 0
T295 0 6 0 0
T296 0 4 0 0
T297 0 10 0 0
T298 86694 0 0 0
T299 69464 0 0 0
T300 214994 0 0 0
T301 245010 0 0 0
T302 123140 0 0 0
T303 97010 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 485985293 44 0 0
T161 237898 0 0 0
T170 49366 0 0 0
T175 76794 8 0 0
T176 0 8 0 0
T177 0 8 0 0
T212 96604 0 0 0
T295 0 6 0 0
T296 0 4 0 0
T297 0 10 0 0
T298 86694 0 0 0
T299 69464 0 0 0
T300 214994 0 0 0
T301 245010 0 0 0
T302 123140 0 0 0
T303 97010 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 485985293 4220 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 485985293 4220 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 485985293 4220 0 0
T4 154066 2 0 0
T5 165953 2 0 0
T6 105247 18 0 0
T17 607958 10 0 0
T31 115061 4 0 0
T43 184813 2 0 0
T50 120373 1 0 0
T61 287615 4 0 0
T84 149075 2 0 0
T85 152238 2 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 485985293 4220 0 0
T4 154066 2 0 0
T5 165953 2 0 0
T6 105247 18 0 0
T17 607958 10 0 0
T31 115061 4 0 0
T43 184813 2 0 0
T50 120373 1 0 0
T61 287615 4 0 0
T84 149075 2 0 0
T85 152238 2 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%