Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : i2c
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.25 94.25

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_i2c0 94.19 94.19
tb.dut.top_earlgrey.u_i2c1 94.22 94.22
tb.dut.top_earlgrey.u_i2c2 94.22 94.22



Module Instance : tb.dut.top_earlgrey.u_i2c0

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.19 94.19


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.19 94.19


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.60 90.68 90.10 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_i2c1

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.22 94.22


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.22 94.22


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.60 90.68 90.10 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_i2c2

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.22 94.22


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.22 94.22


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.60 90.68 90.10 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : i2c
TotalCoveredPercent
Totals 52 48 92.31
Total Bits 348 328 94.25
Total Bits 0->1 174 164 94.25
Total Bits 1->0 174 164 94.25

Ports 52 48 92.31
Port Bits 348 328 94.25
Port Bits 0->1 174 164 94.25
Port Bits 1->0 174 164 94.25

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T18,T46,T47 Yes T4,T5,T6 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
tl_i.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T19,T32,T215 Yes T19,T32,T215 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T19,T32,T215 Yes T19,T32,T215 INPUT
tl_i.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[6:0] Yes Yes *T76,*T77,*T78 Yes T76,T77,T78 INPUT
tl_i.a_address[15:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T67,*T32,*T68 Yes T67,T32,T68 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T76,T77,T78 Yes T76,T77,T78 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T32,T68,T37 Yes T32,T68,T37 INPUT
tl_i.a_valid Yes Yes T19,T60,T32 Yes T19,T60,T32 INPUT
tl_o.a_ready Yes Yes T19,T60,T32 Yes T19,T60,T32 OUTPUT
tl_o.d_error Yes Yes T76,T77,T78 Yes T76,T77,T78 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T19,T32,T215 Yes T19,T32,T215 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T19,T32,T248 Yes T19,T60,T32 OUTPUT
tl_o.d_data[31:0] Yes Yes T19,T32,T248 Yes T19,T60,T32 OUTPUT
tl_o.d_sink Yes Yes T76,T77,T78 Yes T76,T77,T78 OUTPUT
tl_o.d_source[5:0] Yes Yes *T32,*T200,T76 Yes T32,T200,T76 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T76,T77,T78 Yes T76,T77,T78 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T19,*T32,*T215 Yes T19,T32,T215 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T19,T60,T32 Yes T19,T60,T32 OUTPUT
alert_rx_i[0].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[0].ack_p Yes Yes T47,T357,T60 Yes T47,T357,T60 INPUT
alert_rx_i[0].ping_n Yes Yes T80,T82,T214 Yes T80,T82,T214 INPUT
alert_rx_i[0].ping_p Yes Yes T80,T82,T214 Yes T80,T82,T214 INPUT
alert_tx_o[0].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[0].alert_p Yes Yes T47,T357,T60 Yes T47,T357,T60 OUTPUT
cio_scl_i Yes Yes T19,T215,T348 Yes T19,T215,T348 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T19,T32,T215 Yes T19,T32,T215 OUTPUT
cio_sda_i Yes Yes T19,T215,T348 Yes T19,T215,T348 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T19,T215,T348 Yes T19,T215,T348 OUTPUT
intr_fmt_threshold_o Yes Yes T19,T32,T215 Yes T19,T32,T215 OUTPUT
intr_rx_threshold_o Yes Yes T19,T215,T348 Yes T19,T215,T348 OUTPUT
intr_acq_threshold_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_rx_overflow_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_controller_halt_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_scl_interference_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_sda_interference_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_stretch_timeout_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_sda_unstable_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_cmd_complete_o Yes Yes T19,T215,T348 Yes T19,T215,T348 OUTPUT
intr_tx_stretch_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_tx_threshold_o Yes Yes T32,T333,T334 Yes T32,T333,T334 OUTPUT
intr_acq_stretch_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_unexp_stop_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_host_timeout_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c0
TotalCoveredPercent
Totals 52 48 92.31
Total Bits 344 324 94.19
Total Bits 0->1 172 162 94.19
Total Bits 1->0 172 162 94.19

Ports 52 48 92.31
Port Bits 344 324 94.19
Port Bits 0->1 172 162 94.19
Port Bits 1->0 172 162 94.19

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T18,T46,T47 Yes T4,T5,T6 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
tl_i.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T32,T215,T340 Yes T32,T215,T340 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T32,T215,T340 Yes T32,T215,T340 INPUT
tl_i.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[6:0] Yes Yes *T76,*T77,*T78 Yes T76,T77,T78 INPUT
tl_i.a_address[18:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T67,*T32,*T68 Yes T67,T32,T68 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T76,T77,T78 Yes T76,T77,T78 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T32,T68,T37 Yes T32,T68,T37 INPUT
tl_i.a_valid Yes Yes T60,T32,T248 Yes T60,T32,T248 INPUT
tl_o.a_ready Yes Yes T60,T32,T248 Yes T60,T32,T248 OUTPUT
tl_o.d_error Yes Yes T76,T77,T78 Yes T76,T77,T79 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T32,T215,T340 Yes T32,T215,T340 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T32,T248,T215 Yes T60,T32,T248 OUTPUT
tl_o.d_data[31:0] Yes Yes T32,T248,T215 Yes T60,T32,T248 OUTPUT
tl_o.d_sink Yes Yes T76,T77,T78 Yes T76,T77,T78 OUTPUT
tl_o.d_source[5:0] Yes Yes *T32,*T200,*T76 Yes T32,T200,T76 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T76,T77,T78 Yes T76,T77,T79 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T32,*T215,*T340 Yes T32,T215,T340 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T60,T32,T248 Yes T60,T32,T248 OUTPUT
alert_rx_i[0].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[0].ack_p Yes Yes T60,T80,T403 Yes T60,T80,T403 INPUT
alert_rx_i[0].ping_n Yes Yes T80,T82,T214 Yes T80,T82,T214 INPUT
alert_rx_i[0].ping_p Yes Yes T80,T82,T214 Yes T80,T82,T214 INPUT
alert_tx_o[0].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[0].alert_p Yes Yes T60,T80,T403 Yes T60,T80,T403 OUTPUT
cio_scl_i Yes Yes T215,T340,T346 Yes T215,T340,T346 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T215,T346,T404 Yes T215,T346,T404 OUTPUT
cio_sda_i Yes Yes T215,T340,T346 Yes T215,T340,T346 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T215,T340,T346 Yes T215,T340,T346 OUTPUT
intr_fmt_threshold_o Yes Yes T32,T215,T333 Yes T32,T215,T333 OUTPUT
intr_rx_threshold_o Yes Yes T215,T333,T334 Yes T215,T333,T334 OUTPUT
intr_acq_threshold_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_rx_overflow_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_controller_halt_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_scl_interference_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_sda_interference_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_stretch_timeout_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_sda_unstable_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_cmd_complete_o Yes Yes T215,T340,T333 Yes T215,T340,T333 OUTPUT
intr_tx_stretch_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_tx_threshold_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_acq_stretch_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_unexp_stop_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_host_timeout_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c1
TotalCoveredPercent
Totals 52 48 92.31
Total Bits 346 326 94.22
Total Bits 0->1 173 163 94.22
Total Bits 1->0 173 163 94.22

Ports 52 48 92.31
Port Bits 346 326 94.22
Port Bits 0->1 173 163 94.22
Port Bits 1->0 173 163 94.22

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T18,T46,T47 Yes T4,T5,T6 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
tl_i.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T32,T339,T405 Yes T32,T339,T405 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T32,T339,T405 Yes T32,T339,T405 INPUT
tl_i.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[6:0] Yes Yes *T76,*T77,*T78 Yes T76,T77,T78 INPUT
tl_i.a_address[15:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[16] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[18:17] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T67,*T32,*T68 Yes T67,T32,T68 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T76,T77,T78 Yes T76,T77,T78 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T32,T68,T37 Yes T32,T68,T37 INPUT
tl_i.a_valid Yes Yes T60,T32,T248 Yes T60,T32,T248 INPUT
tl_o.a_ready Yes Yes T60,T32,T248 Yes T60,T32,T248 OUTPUT
tl_o.d_error Yes Yes T76,T77,T78 Yes T76,T77,T78 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T32,T339,T333 Yes T32,T339,T333 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T32,T248,T339 Yes T60,T32,T248 OUTPUT
tl_o.d_data[31:0] Yes Yes T32,T248,T339 Yes T60,T32,T248 OUTPUT
tl_o.d_sink Yes Yes T76,T77,T79 Yes T76,T77,T78 OUTPUT
tl_o.d_source[5:0] Yes Yes *T32,*T200,T76 Yes T32,T200,T76 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T76,T77,T78 Yes T76,T77,T79 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T32,*T339,*T405 Yes T32,T339,T405 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T60,T32,T248 Yes T60,T32,T248 OUTPUT
alert_rx_i[0].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[0].ack_p Yes Yes T60,T80,T248 Yes T60,T80,T248 INPUT
alert_rx_i[0].ping_n Yes Yes T80,T82,T214 Yes T80,T82,T214 INPUT
alert_rx_i[0].ping_p Yes Yes T80,T82,T214 Yes T80,T82,T214 INPUT
alert_tx_o[0].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[0].alert_p Yes Yes T60,T80,T248 Yes T60,T80,T248 OUTPUT
cio_scl_i Yes Yes T339,T347,T406 Yes T339,T347,T406 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T32,T339,T347 Yes T32,T339,T347 OUTPUT
cio_sda_i Yes Yes T339,T347,T406 Yes T339,T347,T406 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T339,T347,T200 Yes T339,T347,T200 OUTPUT
intr_fmt_threshold_o Yes Yes T32,T339,T333 Yes T32,T339,T333 OUTPUT
intr_rx_threshold_o Yes Yes T339,T333,T334 Yes T339,T333,T334 OUTPUT
intr_acq_threshold_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_rx_overflow_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_controller_halt_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_scl_interference_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_sda_interference_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_stretch_timeout_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_sda_unstable_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_cmd_complete_o Yes Yes T339,T333,T334 Yes T339,T333,T334 OUTPUT
intr_tx_stretch_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_tx_threshold_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_acq_stretch_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_unexp_stop_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_host_timeout_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c2
TotalCoveredPercent
Totals 52 48 92.31
Total Bits 346 326 94.22
Total Bits 0->1 173 163 94.22
Total Bits 1->0 173 163 94.22

Ports 52 48 92.31
Port Bits 346 326 94.22
Port Bits 0->1 173 163 94.22
Port Bits 1->0 173 163 94.22

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T18,T46,T47 Yes T4,T5,T6 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
tl_i.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T19,T32,T348 Yes T19,T32,T348 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T19,T32,T348 Yes T19,T32,T348 INPUT
tl_i.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[6:0] Yes Yes *T76,*T77,*T78 Yes T76,T77,T78 INPUT
tl_i.a_address[16:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T67,*T32,*T68 Yes T67,T32,T68 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T76,T77,T78 Yes T76,T77,T78 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T32,T68,T37 Yes T32,T68,T37 INPUT
tl_i.a_valid Yes Yes T19,T60,T32 Yes T19,T60,T32 INPUT
tl_o.a_ready Yes Yes T19,T60,T32 Yes T19,T60,T32 OUTPUT
tl_o.d_error Yes Yes T76,T77,T78 Yes T76,T77,T78 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T19,T32,T348 Yes T19,T32,T348 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T19,T32,T248 Yes T19,T60,T32 OUTPUT
tl_o.d_data[31:0] Yes Yes T19,T32,T248 Yes T19,T60,T32 OUTPUT
tl_o.d_sink Yes Yes T76,T77,T78 Yes T76,T77,T78 OUTPUT
tl_o.d_source[5:0] Yes Yes *T32,*T200,*T76 Yes T32,T200,T76 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T76,T77,T78 Yes T76,T77,T78 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T19,*T32,*T348 Yes T19,T32,T348 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T19,T60,T32 Yes T19,T60,T32 OUTPUT
alert_rx_i[0].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[0].ack_p Yes Yes T47,T357,T60 Yes T47,T357,T60 INPUT
alert_rx_i[0].ping_n Yes Yes T80,T82,T214 Yes T80,T82,T214 INPUT
alert_rx_i[0].ping_p Yes Yes T80,T82,T214 Yes T80,T82,T214 INPUT
alert_tx_o[0].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[0].alert_p Yes Yes T47,T357,T60 Yes T47,T357,T60 OUTPUT
cio_scl_i Yes Yes T19,T348,T407 Yes T19,T348,T407 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T19,T348,T408 Yes T19,T348,T408 OUTPUT
cio_sda_i Yes Yes T19,T348,T407 Yes T19,T348,T407 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T19,T348,T407 Yes T19,T348,T407 OUTPUT
intr_fmt_threshold_o Yes Yes T19,T32,T348 Yes T19,T32,T348 OUTPUT
intr_rx_threshold_o Yes Yes T19,T348,T333 Yes T19,T348,T333 OUTPUT
intr_acq_threshold_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_rx_overflow_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_controller_halt_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_scl_interference_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_sda_interference_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_stretch_timeout_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_sda_unstable_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_cmd_complete_o Yes Yes T19,T348,T407 Yes T19,T348,T407 OUTPUT
intr_tx_stretch_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_tx_threshold_o Yes Yes T32,T333,T334 Yes T32,T333,T334 OUTPUT
intr_acq_stretch_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_unexp_stop_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT
intr_host_timeout_o Yes Yes T333,T334,T341 Yes T333,T334,T341 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%