Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T7,T421,T8 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T2,T13,T14 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T2,T3 |
| 1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2744503 |
0 |
0 |
| T1 |
45289 |
665 |
0 |
0 |
| T2 |
31326 |
1199 |
0 |
0 |
| T3 |
130520 |
791 |
0 |
0 |
| T9 |
0 |
1564 |
0 |
0 |
| T10 |
0 |
1351 |
0 |
0 |
| T11 |
0 |
339 |
0 |
0 |
| T13 |
0 |
1776 |
0 |
0 |
| T14 |
0 |
1596 |
0 |
0 |
| T16 |
0 |
623 |
0 |
0 |
| T50 |
36724 |
0 |
0 |
0 |
| T101 |
0 |
787 |
0 |
0 |
| T102 |
53647 |
0 |
0 |
0 |
| T103 |
46316 |
0 |
0 |
0 |
| T104 |
120915 |
0 |
0 |
0 |
| T105 |
26788 |
0 |
0 |
0 |
| T106 |
29659 |
0 |
0 |
0 |
| T107 |
56645 |
0 |
0 |
0 |
| T108 |
69193 |
0 |
0 |
0 |
| T109 |
34963 |
0 |
0 |
0 |
| T142 |
23192 |
0 |
0 |
0 |
| T159 |
40673 |
0 |
0 |
0 |
| T213 |
58624 |
0 |
0 |
0 |
| T227 |
214748 |
0 |
0 |
0 |
| T228 |
185399 |
0 |
0 |
0 |
| T273 |
33658 |
0 |
0 |
0 |
| T392 |
649018 |
19444 |
0 |
0 |
| T393 |
0 |
20929 |
0 |
0 |
| T394 |
0 |
104646 |
0 |
0 |
| T395 |
0 |
2863 |
0 |
0 |
| T396 |
0 |
1095 |
0 |
0 |
| T397 |
0 |
3496 |
0 |
0 |
| T415 |
0 |
8198 |
0 |
0 |
| T417 |
0 |
1838 |
0 |
0 |
| T422 |
0 |
793 |
0 |
0 |
| T423 |
0 |
1729 |
0 |
0 |
| T424 |
0 |
898 |
0 |
0 |
| T425 |
38437 |
0 |
0 |
0 |
| T426 |
46198 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
42925925 |
37905100 |
0 |
0 |
| T4 |
8825 |
4725 |
0 |
0 |
| T5 |
68200 |
64150 |
0 |
0 |
| T6 |
8700 |
4625 |
0 |
0 |
| T18 |
24300 |
20175 |
0 |
0 |
| T19 |
23200 |
19150 |
0 |
0 |
| T20 |
15825 |
11750 |
0 |
0 |
| T46 |
24500 |
20450 |
0 |
0 |
| T47 |
23950 |
19875 |
0 |
0 |
| T63 |
12975 |
8875 |
0 |
0 |
| T84 |
15500 |
11425 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
6838 |
0 |
0 |
| T1 |
45289 |
2 |
0 |
0 |
| T2 |
31326 |
3 |
0 |
0 |
| T3 |
130520 |
2 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T13 |
0 |
5 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T50 |
36724 |
0 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
53647 |
0 |
0 |
0 |
| T103 |
46316 |
0 |
0 |
0 |
| T104 |
120915 |
0 |
0 |
0 |
| T105 |
26788 |
0 |
0 |
0 |
| T106 |
29659 |
0 |
0 |
0 |
| T107 |
56645 |
0 |
0 |
0 |
| T108 |
69193 |
0 |
0 |
0 |
| T109 |
34963 |
0 |
0 |
0 |
| T142 |
23192 |
0 |
0 |
0 |
| T159 |
40673 |
0 |
0 |
0 |
| T213 |
58624 |
0 |
0 |
0 |
| T227 |
214748 |
0 |
0 |
0 |
| T228 |
185399 |
0 |
0 |
0 |
| T273 |
33658 |
0 |
0 |
0 |
| T392 |
649018 |
48 |
0 |
0 |
| T393 |
0 |
47 |
0 |
0 |
| T394 |
0 |
256 |
0 |
0 |
| T395 |
0 |
8 |
0 |
0 |
| T396 |
0 |
4 |
0 |
0 |
| T397 |
0 |
8 |
0 |
0 |
| T415 |
0 |
23 |
0 |
0 |
| T417 |
0 |
6 |
0 |
0 |
| T422 |
0 |
2 |
0 |
0 |
| T423 |
0 |
4 |
0 |
0 |
| T424 |
0 |
2 |
0 |
0 |
| T425 |
38437 |
0 |
0 |
0 |
| T426 |
46198 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
469700 |
454250 |
0 |
0 |
| T5 |
7389750 |
7380175 |
0 |
0 |
| T6 |
573300 |
554025 |
0 |
0 |
| T18 |
1617000 |
1607650 |
0 |
0 |
| T19 |
2080200 |
2068650 |
0 |
0 |
| T20 |
1260725 |
1249075 |
0 |
0 |
| T46 |
1633875 |
1625075 |
0 |
0 |
| T47 |
1439950 |
1431625 |
0 |
0 |
| T63 |
940225 |
922300 |
0 |
0 |
| T84 |
1323200 |
1308100 |
0 |
0 |