Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : spi_device
SCORELINECONDTOGGLEFSMBRANCHASSERT
81.13 81.13

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_spi_device_0.1/rtl/spi_device.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_spi_device 90.53 90.53



Module Instance : tb.dut.top_earlgrey.u_spi_device

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.53 90.53


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.53 90.53


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.87 90.68 87.93 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : spi_device
TotalCoveredPercent
Totals 61 42 68.85
Total Bits 424 344 81.13
Total Bits 0->1 212 172 81.13
Total Bits 1->0 212 172 81.13

Ports 61 42 68.85
Port Bits 424 344 81.13
Port Bits 0->1 212 172 81.13
Port Bits 1->0 212 172 81.13

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T43,T18,T44 Yes T4,T5,T6 INPUT
tl_i.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T25,T62,T68 Yes T25,T62,T68 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T25,T62,T68 Yes T25,T62,T68 INPUT
tl_i.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[12:2] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[15:13] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[16] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[17] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[18] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[29:19] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T64,*T65,*T66 Yes T64,T65,T66 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_valid Yes Yes T6,T25,T62 Yes T6,T25,T62 INPUT
tl_o.a_ready Yes Yes T6,T25,T62 Yes T6,T25,T62 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T25,T62,T68 Yes T25,T62,T68 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T25,T62,T68 Yes T25,T62,T68 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes T62,T68,T52 Yes T6,T25,T62 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T6,T25,T62 Yes T25,T62,T68 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[1:0] Yes Yes *T64,*T25,*T62 Yes T64,T6,T25 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T62,T68,T52 Yes T6,T25,T62 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T6,*T25,*T62 Yes T25,T62,T68 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T6,T25,T62 Yes T6,T25,T62 OUTPUT
alert_rx_i[0].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[0].ack_p Yes Yes T6,T72,T132 Yes T6,T72,T132 INPUT
alert_rx_i[0].ping_n Yes Yes T72,T132,T115 Yes T72,T132,T115 INPUT
alert_rx_i[0].ping_p Yes Yes T72,T132,T115 Yes T72,T132,T115 INPUT
alert_tx_o[0].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[0].alert_p Yes Yes T6,T72,T132 Yes T6,T72,T132 OUTPUT
cio_sck_i Yes Yes T25,T62,T68 Yes T25,T62,T68 INPUT
cio_csb_i Yes Yes T25,T62,T68 Yes T25,T62,T68 INPUT
cio_sd_o[3:0] Yes Yes T25,T26,T27 Yes T25,T26,T27 OUTPUT
cio_sd_en_o[3:0] Yes Yes T25,T27,T133 Yes T25,T27,T133 OUTPUT
cio_sd_i[3:0] Yes Yes T25,T62,T68 Yes T25,T62,T68 INPUT
cio_tpm_csb_i Yes Yes T52,T53,T54 Yes T52,T53,T54 INPUT
passthrough_o.s_en[0] Yes Yes *T25,*T26,*T27 Yes T25,T26,T27 OUTPUT
passthrough_o.s_en[3:1] No No No OUTPUT
passthrough_o.s[3:0] Yes Yes T25,T62,T68 Yes T25,T62,T68 OUTPUT
passthrough_o.csb_en No No No OUTPUT
passthrough_o.csb Yes Yes T25,T62,T68 Yes T25,T62,T68 OUTPUT
passthrough_o.sck_en No No No OUTPUT
passthrough_o.sck Yes Yes T25,T62,T68 Yes T25,T62,T68 OUTPUT
passthrough_o.passthrough_en Yes Yes T27,T133,T134 Yes T25,T26,T27 OUTPUT
passthrough_i.s[3:0] Yes Yes T25,T26,T27 Yes T25,T26,T27 INPUT
intr_upload_cmdfifo_not_empty_o Yes Yes T135,T27,T133 Yes T135,T27,T133 OUTPUT
intr_upload_payload_not_empty_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_upload_payload_overflow_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_readbuf_watermark_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_readbuf_flip_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_tpm_header_not_empty_o Yes Yes T52,T135,T136 Yes T52,T135,T136 OUTPUT
intr_tpm_rdfifo_cmd_end_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_tpm_rdfifo_drop_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
ram_cfg_i.b_ram_lcfg.cfg[3:0] No No No INPUT
ram_cfg_i.b_ram_lcfg.cfg_en No No No INPUT
ram_cfg_i.a_ram_lcfg.cfg[3:0] No No No INPUT
ram_cfg_i.a_ram_lcfg.cfg_en No No No INPUT
ram_cfg_i.b_ram_fcfg.cfg[3:0] No No No INPUT
ram_cfg_i.b_ram_fcfg.cfg_en No No No INPUT
ram_cfg_i.a_ram_fcfg.cfg[3:0] No No No INPUT
ram_cfg_i.a_ram_fcfg.cfg_en No No No INPUT
sck_monitor_o Yes Yes T25,T62,T68 Yes T25,T62,T68 OUTPUT
mbist_en_i Unreachable Unreachable Unreachable INPUT
scan_clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
scan_rst_ni Unreachable Unreachable Unreachable INPUT
scanmode_i[3:0] Unreachable Unreachable Unreachable INPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_spi_device
TotalCoveredPercent
Totals 51 42 82.35
Total Bits 380 344 90.53
Total Bits 0->1 190 172 90.53
Total Bits 1->0 190 172 90.53

Ports 51 42 82.35
Port Bits 380 344 90.53
Port Bits 0->1 190 172 90.53
Port Bits 1->0 190 172 90.53

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirectionExclude Annotation
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T43,T18,T44 Yes T4,T5,T6 INPUT
tl_i.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T25,T62,T68 Yes T25,T62,T68 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T25,T62,T68 Yes T25,T62,T68 INPUT
tl_i.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[12:2] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[15:13] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[16] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[17] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[18] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[29:19] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T64,*T65,*T66 Yes T64,T65,T66 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_valid Yes Yes T6,T25,T62 Yes T6,T25,T62 INPUT
tl_o.a_ready Yes Yes T6,T25,T62 Yes T6,T25,T62 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T25,T62,T68 Yes T25,T62,T68 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T25,T62,T68 Yes T25,T62,T68 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes T62,T68,T52 Yes T6,T25,T62 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T6,T25,T62 Yes T25,T62,T68 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[1:0] Yes Yes *T64,*T25,*T62 Yes T64,T6,T25 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T62,T68,T52 Yes T6,T25,T62 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T6,*T25,*T62 Yes T25,T62,T68 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T6,T25,T62 Yes T6,T25,T62 OUTPUT
alert_rx_i[0].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[0].ack_p Yes Yes T6,T72,T132 Yes T6,T72,T132 INPUT
alert_rx_i[0].ping_n Yes Yes T72,T132,T115 Yes T72,T132,T115 INPUT
alert_rx_i[0].ping_p Yes Yes T72,T132,T115 Yes T72,T132,T115 INPUT
alert_tx_o[0].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[0].alert_p Yes Yes T6,T72,T132 Yes T6,T72,T132 OUTPUT
cio_sck_i Yes Yes T25,T62,T68 Yes T25,T62,T68 INPUT
cio_csb_i Yes Yes T25,T62,T68 Yes T25,T62,T68 INPUT
cio_sd_o[3:0] Yes Yes T25,T26,T27 Yes T25,T26,T27 OUTPUT
cio_sd_en_o[3:0] Yes Yes T25,T27,T133 Yes T25,T27,T133 OUTPUT
cio_sd_i[3:0] Yes Yes T25,T62,T68 Yes T25,T62,T68 INPUT
cio_tpm_csb_i Yes Yes T52,T53,T54 Yes T52,T53,T54 INPUT
passthrough_o.s_en[0] Yes Yes *T25,*T26,*T27 Yes T25,T26,T27 OUTPUT
passthrough_o.s_en[3:1] No No No OUTPUT
passthrough_o.s[3:0] Yes Yes T25,T62,T68 Yes T25,T62,T68 OUTPUT
passthrough_o.csb_en[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off.
passthrough_o.csb Yes Yes T25,T62,T68 Yes T25,T62,T68 OUTPUT
passthrough_o.sck_en[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off.
passthrough_o.sck Yes Yes T25,T62,T68 Yes T25,T62,T68 OUTPUT
passthrough_o.passthrough_en Yes Yes T27,T133,T134 Yes T25,T26,T27 OUTPUT
passthrough_i.s[3:0] Yes Yes T25,T26,T27 Yes T25,T26,T27 INPUT
intr_upload_cmdfifo_not_empty_o Yes Yes T135,T27,T133 Yes T135,T27,T133 OUTPUT
intr_upload_payload_not_empty_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_upload_payload_overflow_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_readbuf_watermark_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_readbuf_flip_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_tpm_header_not_empty_o Yes Yes T52,T135,T136 Yes T52,T135,T136 OUTPUT
intr_tpm_rdfifo_cmd_end_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_tpm_rdfifo_drop_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
ram_cfg_i.b_ram_lcfg.cfg[3:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.b_ram_lcfg.cfg_en[0:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.a_ram_lcfg.cfg[3:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.a_ram_lcfg.cfg_en[0:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.b_ram_fcfg.cfg[3:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.b_ram_fcfg.cfg_en[0:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.a_ram_fcfg.cfg[3:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.a_ram_fcfg.cfg_en[0:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
sck_monitor_o Yes Yes T25,T62,T68 Yes T25,T62,T68 OUTPUT
mbist_en_i Unreachable Unreachable Unreachable INPUT
scan_clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
scan_rst_ni Unreachable Unreachable Unreachable INPUT
scanmode_i[3:0] Unreachable Unreachable Unreachable INPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%