Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : aon_timer
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.49 89.49

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_aon_timer_0.1/rtl/aon_timer.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_aon_timer_aon 89.49 89.49



Module Instance : tb.dut.top_earlgrey.u_aon_timer_aon

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.49 89.49


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.49 89.49


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.87 90.68 87.93 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : aon_timer
TotalCoveredPercent
Totals 38 29 76.32
Total Bits 314 281 89.49
Total Bits 0->1 157 140 89.17
Total Bits 1->0 157 141 89.81

Ports 38 29 76.32
Port Bits 314 281 89.49
Port Bits 0->1 157 140 89.17
Port Bits 1->0 157 141 89.81

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
clk_aon_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T43,T18,T44 Yes T4,T5,T6 INPUT
rst_aon_ni Yes Yes T43,T18,T44 Yes T4,T5,T6 INPUT
tl_i.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T4,T57,T18 Yes T4,T57,T18 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T4,T57,T18 Yes T4,T57,T18 INPUT
tl_i.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[5:2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[18:16] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[21:19] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[22] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[29:23] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T64,*T65,*T66 Yes T64,T65,T66 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_valid Yes Yes T4,T6,T57 Yes T4,T6,T57 INPUT
tl_o.a_ready Yes Yes T4,T6,T57 Yes T4,T6,T57 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[0] Yes Yes *T4,*T18,*T44 Yes T4,T18,T44 OUTPUT
tl_o.d_user.data_intg[1] No Yes *T319,*T320,*T321 No OUTPUT
tl_o.d_user.data_intg[6:2] Yes Yes T123,T105,T314 Yes T123,T105,T314 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T4,T57,T18 Yes T4,T6,T57 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes T18,T44,T110 Yes T4,T6,T57 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T4,T57,T18 Yes T4,T6,T57 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[0] No No No OUTPUT
tl_o.d_source[1] Yes Yes *T4,*T57,*T18 Yes T4,T6,T57 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T18,T44,T110 Yes T4,T6,T57 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T4,*T57,*T18 Yes T4,T57,T18 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T4,T6,T57 Yes T4,T6,T57 OUTPUT
alert_rx_i[0].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[0].ack_p Yes Yes T6,T72,T115 Yes T6,T72,T115 INPUT
alert_rx_i[0].ping_n Yes Yes T72,T115,T116 Yes T72,T115,T116 INPUT
alert_rx_i[0].ping_p Yes Yes T72,T115,T116 Yes T72,T115,T116 INPUT
alert_tx_o[0].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[0].alert_p Yes Yes T6,T72,T115 Yes T6,T72,T115 OUTPUT
lc_escalate_en_i[3:0] Yes Yes T18,T44,T110 Yes T18,T44,T110 INPUT
intr_wkup_timer_expired_o Yes Yes T4,T123,T262 Yes T4,T123,T262 OUTPUT
intr_wdog_timer_bark_o Yes Yes T123,T262,T105 Yes T123,T262,T105 OUTPUT
nmi_wdog_timer_bark_o Yes Yes T123,T262,T105 Yes T123,T262,T105 OUTPUT
wkup_req_o Yes Yes T4,T1,T72 Yes T4,T262,T1 OUTPUT
aon_timer_rst_req_o Yes Yes T270,T159,T132 Yes T270,T159,T132 OUTPUT
sleep_mode_i Yes Yes T4,T5,T6 Yes T4,T19,T20 INPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%