Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
88.31 96.47 89.29 87.59 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 968118736 4269 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 968118736 4269 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 968118736 4269 0 0
T4 140224 2 0 0
T5 84690 1 0 0
T6 100784 1 0 0
T8 186350 0 0 0
T17 104156 2 0 0
T18 260781 4 0 0
T19 991451 9 0 0
T43 500350 2 0 0
T44 288369 4 0 0
T50 156960 0 0 0
T57 207417 26 0 0
T117 81945 1 0 0
T144 989053 0 0 0
T170 254523 0 0 0
T186 106149 0 0 0
T190 104957 8 0 0
T191 0 8 0 0
T192 0 8 0 0
T300 0 4 0 0
T301 0 8 0 0
T302 0 11 0 0
T303 137609 0 0 0
T304 133226 0 0 0
T305 156225 0 0 0
T306 107188 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 968118736 4269 0 0
T4 140224 2 0 0
T5 84690 1 0 0
T6 100784 1 0 0
T8 186350 0 0 0
T17 104156 2 0 0
T18 260781 4 0 0
T19 991451 9 0 0
T43 500350 2 0 0
T44 288369 4 0 0
T50 156960 0 0 0
T57 207417 26 0 0
T117 81945 1 0 0
T144 989053 0 0 0
T170 254523 0 0 0
T186 106149 0 0 0
T190 104957 8 0 0
T191 0 8 0 0
T192 0 8 0 0
T300 0 4 0 0
T301 0 8 0 0
T302 0 11 0 0
T303 137609 0 0 0
T304 133226 0 0 0
T305 156225 0 0 0
T306 107188 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 484059368 47 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 484059368 47 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 484059368 47 0 0
T8 186350 0 0 0
T50 156960 0 0 0
T144 989053 0 0 0
T170 254523 0 0 0
T186 106149 0 0 0
T190 104957 8 0 0
T191 0 8 0 0
T192 0 8 0 0
T300 0 4 0 0
T301 0 8 0 0
T302 0 11 0 0
T303 137609 0 0 0
T304 133226 0 0 0
T305 156225 0 0 0
T306 107188 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 484059368 47 0 0
T8 186350 0 0 0
T50 156960 0 0 0
T144 989053 0 0 0
T170 254523 0 0 0
T186 106149 0 0 0
T190 104957 8 0 0
T191 0 8 0 0
T192 0 8 0 0
T300 0 4 0 0
T301 0 8 0 0
T302 0 11 0 0
T303 137609 0 0 0
T304 133226 0 0 0
T305 156225 0 0 0
T306 107188 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 484059368 4222 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 484059368 4222 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 484059368 4222 0 0
T4 140224 2 0 0
T5 84690 1 0 0
T6 100784 1 0 0
T17 104156 2 0 0
T18 260781 4 0 0
T19 991451 9 0 0
T43 500350 2 0 0
T44 288369 4 0 0
T57 207417 26 0 0
T117 81945 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 484059368 4222 0 0
T4 140224 2 0 0
T5 84690 1 0 0
T6 100784 1 0 0
T17 104156 2 0 0
T18 260781 4 0 0
T19 991451 9 0 0
T43 500350 2 0 0
T44 288369 4 0 0
T57 207417 26 0 0
T117 81945 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%