Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T7 |
| 1 | 0 | Covered | T1,T2,T7 |
| 1 | 1 | Covered | T1,T2,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T7 |
| 1 | 0 | Covered | T1,T2,T7 |
| 1 | 1 | Covered | T1,T2,T7 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9549 |
0 |
0 |
| T1 |
4566 |
2 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T7 |
0 |
4 |
0 |
0 |
| T10 |
251765 |
8 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
4 |
0 |
0 |
| T14 |
38241 |
6 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
7 |
0 |
0 |
| T19 |
8401 |
0 |
0 |
0 |
| T20 |
3945 |
0 |
0 |
0 |
| T57 |
790 |
0 |
0 |
0 |
| T81 |
143796 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
587 |
0 |
0 |
0 |
| T103 |
1368 |
0 |
0 |
0 |
| T104 |
1562 |
0 |
0 |
0 |
| T105 |
607 |
0 |
0 |
0 |
| T106 |
1150 |
0 |
0 |
0 |
| T107 |
426 |
0 |
0 |
0 |
| T132 |
54915 |
0 |
0 |
0 |
| T150 |
0 |
26 |
0 |
0 |
| T151 |
0 |
14 |
0 |
0 |
| T175 |
49334 |
0 |
0 |
0 |
| T370 |
0 |
44 |
0 |
0 |
| T371 |
0 |
37 |
0 |
0 |
| T372 |
0 |
7 |
0 |
0 |
| T373 |
0 |
7 |
0 |
0 |
| T374 |
0 |
37 |
0 |
0 |
| T390 |
0 |
5 |
0 |
0 |
| T393 |
0 |
2 |
0 |
0 |
| T394 |
0 |
32 |
0 |
0 |
| T395 |
100362 |
0 |
0 |
0 |
| T396 |
52333 |
0 |
0 |
0 |
| T397 |
159424 |
0 |
0 |
0 |
| T398 |
115634 |
0 |
0 |
0 |
| T399 |
240495 |
0 |
0 |
0 |
| T400 |
206524 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9560 |
0 |
0 |
| T1 |
147646 |
2 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T7 |
0 |
4 |
0 |
0 |
| T10 |
2360 |
8 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
4 |
0 |
0 |
| T14 |
38241 |
7 |
0 |
0 |
| T15 |
0 |
3 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T19 |
957499 |
0 |
0 |
0 |
| T20 |
246525 |
0 |
0 |
0 |
| T57 |
59189 |
0 |
0 |
0 |
| T81 |
143796 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
36886 |
0 |
0 |
0 |
| T103 |
142065 |
0 |
0 |
0 |
| T104 |
166127 |
0 |
0 |
0 |
| T105 |
39278 |
0 |
0 |
0 |
| T106 |
99522 |
0 |
0 |
0 |
| T107 |
18529 |
0 |
0 |
0 |
| T132 |
54915 |
0 |
0 |
0 |
| T150 |
0 |
26 |
0 |
0 |
| T151 |
0 |
14 |
0 |
0 |
| T175 |
49334 |
0 |
0 |
0 |
| T370 |
0 |
44 |
0 |
0 |
| T371 |
0 |
37 |
0 |
0 |
| T372 |
0 |
7 |
0 |
0 |
| T373 |
0 |
7 |
0 |
0 |
| T374 |
0 |
37 |
0 |
0 |
| T390 |
0 |
5 |
0 |
0 |
| T393 |
0 |
2 |
0 |
0 |
| T394 |
0 |
32 |
0 |
0 |
| T395 |
100362 |
0 |
0 |
0 |
| T396 |
52333 |
0 |
0 |
0 |
| T397 |
159424 |
0 |
0 |
0 |
| T398 |
115634 |
0 |
0 |
0 |
| T399 |
240495 |
0 |
0 |
0 |
| T400 |
206524 |
0 |
0 |
0 |