Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T10,T150,T151 |
1 | 1 | Covered | T150,T151,T370 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T150,T151,T370 |
1 | 1 | Covered | T10,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1712220 |
187 |
0 |
0 |
T10 |
2360 |
1 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
380 |
0 |
0 |
0 |
T368 |
572 |
0 |
0 |
0 |
T370 |
0 |
3 |
0 |
0 |
T371 |
0 |
1 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
16 |
0 |
0 |
T376 |
448 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
8 |
0 |
0 |
T402 |
796 |
0 |
0 |
0 |
T403 |
588 |
0 |
0 |
0 |
T404 |
960 |
0 |
0 |
0 |
T405 |
3682 |
0 |
0 |
0 |
T406 |
447 |
0 |
0 |
0 |
T407 |
653 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138393711 |
187 |
0 |
0 |
T10 |
251765 |
1 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
24136 |
0 |
0 |
0 |
T368 |
42934 |
0 |
0 |
0 |
T370 |
0 |
3 |
0 |
0 |
T371 |
0 |
1 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
16 |
0 |
0 |
T376 |
44539 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
8 |
0 |
0 |
T402 |
49882 |
0 |
0 |
0 |
T403 |
33536 |
0 |
0 |
0 |
T404 |
71820 |
0 |
0 |
0 |
T405 |
400910 |
0 |
0 |
0 |
T406 |
19970 |
0 |
0 |
0 |
T407 |
57676 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T10,T150,T151 |
1 | 1 | Covered | T150,T151,T370 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T150,T151,T370 |
1 | 1 | Covered | T10,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138393711 |
187 |
0 |
0 |
T10 |
251765 |
1 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
24136 |
0 |
0 |
0 |
T368 |
42934 |
0 |
0 |
0 |
T370 |
0 |
3 |
0 |
0 |
T371 |
0 |
1 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
16 |
0 |
0 |
T376 |
44539 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
8 |
0 |
0 |
T402 |
49882 |
0 |
0 |
0 |
T403 |
33536 |
0 |
0 |
0 |
T404 |
71820 |
0 |
0 |
0 |
T405 |
400910 |
0 |
0 |
0 |
T406 |
19970 |
0 |
0 |
0 |
T407 |
57676 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1712220 |
187 |
0 |
0 |
T10 |
2360 |
1 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
380 |
0 |
0 |
0 |
T368 |
572 |
0 |
0 |
0 |
T370 |
0 |
3 |
0 |
0 |
T371 |
0 |
1 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
16 |
0 |
0 |
T376 |
448 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
8 |
0 |
0 |
T402 |
796 |
0 |
0 |
0 |
T403 |
588 |
0 |
0 |
0 |
T404 |
960 |
0 |
0 |
0 |
T405 |
3682 |
0 |
0 |
0 |
T406 |
447 |
0 |
0 |
0 |
T407 |
653 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T10,T150,T151 |
1 | 1 | Covered | T150,T151,T370 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T150,T151,T370 |
1 | 1 | Covered | T10,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1712220 |
188 |
0 |
0 |
T10 |
2360 |
1 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
380 |
0 |
0 |
0 |
T368 |
572 |
0 |
0 |
0 |
T370 |
0 |
5 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
12 |
0 |
0 |
T376 |
448 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T402 |
796 |
0 |
0 |
0 |
T403 |
588 |
0 |
0 |
0 |
T404 |
960 |
0 |
0 |
0 |
T405 |
3682 |
0 |
0 |
0 |
T406 |
447 |
0 |
0 |
0 |
T407 |
653 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138393711 |
188 |
0 |
0 |
T10 |
251765 |
1 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
24136 |
0 |
0 |
0 |
T368 |
42934 |
0 |
0 |
0 |
T370 |
0 |
5 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
12 |
0 |
0 |
T376 |
44539 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T402 |
49882 |
0 |
0 |
0 |
T403 |
33536 |
0 |
0 |
0 |
T404 |
71820 |
0 |
0 |
0 |
T405 |
400910 |
0 |
0 |
0 |
T406 |
19970 |
0 |
0 |
0 |
T407 |
57676 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T10,T150,T151 |
1 | 1 | Covered | T150,T151,T370 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T150,T151,T370 |
1 | 1 | Covered | T10,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138393711 |
188 |
0 |
0 |
T10 |
251765 |
1 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
24136 |
0 |
0 |
0 |
T368 |
42934 |
0 |
0 |
0 |
T370 |
0 |
5 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
12 |
0 |
0 |
T376 |
44539 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T402 |
49882 |
0 |
0 |
0 |
T403 |
33536 |
0 |
0 |
0 |
T404 |
71820 |
0 |
0 |
0 |
T405 |
400910 |
0 |
0 |
0 |
T406 |
19970 |
0 |
0 |
0 |
T407 |
57676 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1712220 |
188 |
0 |
0 |
T10 |
2360 |
1 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
380 |
0 |
0 |
0 |
T368 |
572 |
0 |
0 |
0 |
T370 |
0 |
5 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
12 |
0 |
0 |
T376 |
448 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T402 |
796 |
0 |
0 |
0 |
T403 |
588 |
0 |
0 |
0 |
T404 |
960 |
0 |
0 |
0 |
T405 |
3682 |
0 |
0 |
0 |
T406 |
447 |
0 |
0 |
0 |
T407 |
653 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T10,T150,T151 |
1 | 1 | Covered | T150,T151,T371 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T150,T151,T371 |
1 | 1 | Covered | T10,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1712220 |
187 |
0 |
0 |
T10 |
2360 |
1 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
380 |
0 |
0 |
0 |
T368 |
572 |
0 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
13 |
0 |
0 |
T376 |
448 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
8 |
0 |
0 |
T402 |
796 |
0 |
0 |
0 |
T403 |
588 |
0 |
0 |
0 |
T404 |
960 |
0 |
0 |
0 |
T405 |
3682 |
0 |
0 |
0 |
T406 |
447 |
0 |
0 |
0 |
T407 |
653 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138393711 |
187 |
0 |
0 |
T10 |
251765 |
1 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
24136 |
0 |
0 |
0 |
T368 |
42934 |
0 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
13 |
0 |
0 |
T376 |
44539 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
8 |
0 |
0 |
T402 |
49882 |
0 |
0 |
0 |
T403 |
33536 |
0 |
0 |
0 |
T404 |
71820 |
0 |
0 |
0 |
T405 |
400910 |
0 |
0 |
0 |
T406 |
19970 |
0 |
0 |
0 |
T407 |
57676 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T10,T150,T151 |
1 | 1 | Covered | T150,T151,T371 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T150,T151,T371 |
1 | 1 | Covered | T10,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138393711 |
187 |
0 |
0 |
T10 |
251765 |
1 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
24136 |
0 |
0 |
0 |
T368 |
42934 |
0 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
13 |
0 |
0 |
T376 |
44539 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
8 |
0 |
0 |
T402 |
49882 |
0 |
0 |
0 |
T403 |
33536 |
0 |
0 |
0 |
T404 |
71820 |
0 |
0 |
0 |
T405 |
400910 |
0 |
0 |
0 |
T406 |
19970 |
0 |
0 |
0 |
T407 |
57676 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1712220 |
187 |
0 |
0 |
T10 |
2360 |
1 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
380 |
0 |
0 |
0 |
T368 |
572 |
0 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
13 |
0 |
0 |
T376 |
448 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
8 |
0 |
0 |
T402 |
796 |
0 |
0 |
0 |
T403 |
588 |
0 |
0 |
0 |
T404 |
960 |
0 |
0 |
0 |
T405 |
3682 |
0 |
0 |
0 |
T406 |
447 |
0 |
0 |
0 |
T407 |
653 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T10,T150,T151 |
1 | 1 | Covered | T150,T151,T370 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T150,T151,T370 |
1 | 1 | Covered | T10,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1712220 |
202 |
0 |
0 |
T10 |
2360 |
1 |
0 |
0 |
T150 |
0 |
6 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
380 |
0 |
0 |
0 |
T368 |
572 |
0 |
0 |
0 |
T370 |
0 |
6 |
0 |
0 |
T371 |
0 |
10 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
19 |
0 |
0 |
T376 |
448 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
6 |
0 |
0 |
T402 |
796 |
0 |
0 |
0 |
T403 |
588 |
0 |
0 |
0 |
T404 |
960 |
0 |
0 |
0 |
T405 |
3682 |
0 |
0 |
0 |
T406 |
447 |
0 |
0 |
0 |
T407 |
653 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138393711 |
202 |
0 |
0 |
T10 |
251765 |
1 |
0 |
0 |
T150 |
0 |
6 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
24136 |
0 |
0 |
0 |
T368 |
42934 |
0 |
0 |
0 |
T370 |
0 |
6 |
0 |
0 |
T371 |
0 |
10 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
19 |
0 |
0 |
T376 |
44539 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
6 |
0 |
0 |
T402 |
49882 |
0 |
0 |
0 |
T403 |
33536 |
0 |
0 |
0 |
T404 |
71820 |
0 |
0 |
0 |
T405 |
400910 |
0 |
0 |
0 |
T406 |
19970 |
0 |
0 |
0 |
T407 |
57676 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T10,T150,T151 |
1 | 1 | Covered | T150,T151,T370 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T150,T151,T370 |
1 | 1 | Covered | T10,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138393711 |
202 |
0 |
0 |
T10 |
251765 |
1 |
0 |
0 |
T150 |
0 |
6 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
24136 |
0 |
0 |
0 |
T368 |
42934 |
0 |
0 |
0 |
T370 |
0 |
6 |
0 |
0 |
T371 |
0 |
10 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
19 |
0 |
0 |
T376 |
44539 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
6 |
0 |
0 |
T402 |
49882 |
0 |
0 |
0 |
T403 |
33536 |
0 |
0 |
0 |
T404 |
71820 |
0 |
0 |
0 |
T405 |
400910 |
0 |
0 |
0 |
T406 |
19970 |
0 |
0 |
0 |
T407 |
57676 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1712220 |
202 |
0 |
0 |
T10 |
2360 |
1 |
0 |
0 |
T150 |
0 |
6 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
380 |
0 |
0 |
0 |
T368 |
572 |
0 |
0 |
0 |
T370 |
0 |
6 |
0 |
0 |
T371 |
0 |
10 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
19 |
0 |
0 |
T376 |
448 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
6 |
0 |
0 |
T402 |
796 |
0 |
0 |
0 |
T403 |
588 |
0 |
0 |
0 |
T404 |
960 |
0 |
0 |
0 |
T405 |
3682 |
0 |
0 |
0 |
T406 |
447 |
0 |
0 |
0 |
T407 |
653 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T10,T150,T151 |
1 | 1 | Covered | T150,T151,T371 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T150,T151,T371 |
1 | 1 | Covered | T10,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1712220 |
185 |
0 |
0 |
T10 |
2360 |
1 |
0 |
0 |
T150 |
0 |
5 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
380 |
0 |
0 |
0 |
T368 |
572 |
0 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
10 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
7 |
0 |
0 |
T376 |
448 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
7 |
0 |
0 |
T402 |
796 |
0 |
0 |
0 |
T403 |
588 |
0 |
0 |
0 |
T404 |
960 |
0 |
0 |
0 |
T405 |
3682 |
0 |
0 |
0 |
T406 |
447 |
0 |
0 |
0 |
T407 |
653 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138393711 |
185 |
0 |
0 |
T10 |
251765 |
1 |
0 |
0 |
T150 |
0 |
5 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
24136 |
0 |
0 |
0 |
T368 |
42934 |
0 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
10 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
7 |
0 |
0 |
T376 |
44539 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
7 |
0 |
0 |
T402 |
49882 |
0 |
0 |
0 |
T403 |
33536 |
0 |
0 |
0 |
T404 |
71820 |
0 |
0 |
0 |
T405 |
400910 |
0 |
0 |
0 |
T406 |
19970 |
0 |
0 |
0 |
T407 |
57676 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T10,T150,T151 |
1 | 1 | Covered | T150,T151,T371 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T150,T151 |
1 | 0 | Covered | T150,T151,T371 |
1 | 1 | Covered | T10,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138393711 |
185 |
0 |
0 |
T10 |
251765 |
1 |
0 |
0 |
T150 |
0 |
5 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
24136 |
0 |
0 |
0 |
T368 |
42934 |
0 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
10 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
7 |
0 |
0 |
T376 |
44539 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
7 |
0 |
0 |
T402 |
49882 |
0 |
0 |
0 |
T403 |
33536 |
0 |
0 |
0 |
T404 |
71820 |
0 |
0 |
0 |
T405 |
400910 |
0 |
0 |
0 |
T406 |
19970 |
0 |
0 |
0 |
T407 |
57676 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1712220 |
185 |
0 |
0 |
T10 |
2360 |
1 |
0 |
0 |
T150 |
0 |
5 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T258 |
380 |
0 |
0 |
0 |
T368 |
572 |
0 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
10 |
0 |
0 |
T372 |
0 |
1 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
7 |
0 |
0 |
T376 |
448 |
0 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T394 |
0 |
7 |
0 |
0 |
T402 |
796 |
0 |
0 |
0 |
T403 |
588 |
0 |
0 |
0 |
T404 |
960 |
0 |
0 |
0 |
T405 |
3682 |
0 |
0 |
0 |
T406 |
447 |
0 |
0 |
0 |
T407 |
653 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T7 |
1 | 1 | Covered | T1,T2,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T7 |
1 | 1 | Covered | T1,T2,T7 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1712220 |
238 |
0 |
0 |
T1 |
4566 |
2 |
0 |
0 |
T2 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T16 |
0 |
5 |
0 |
0 |
T19 |
8401 |
0 |
0 |
0 |
T20 |
3945 |
0 |
0 |
0 |
T57 |
790 |
0 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T102 |
587 |
0 |
0 |
0 |
T103 |
1368 |
0 |
0 |
0 |
T104 |
1562 |
0 |
0 |
0 |
T105 |
607 |
0 |
0 |
0 |
T106 |
1150 |
0 |
0 |
0 |
T107 |
426 |
0 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138393711 |
241 |
0 |
0 |
T1 |
147646 |
2 |
0 |
0 |
T2 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T19 |
957499 |
0 |
0 |
0 |
T20 |
246525 |
0 |
0 |
0 |
T57 |
59189 |
0 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T102 |
36886 |
0 |
0 |
0 |
T103 |
142065 |
0 |
0 |
0 |
T104 |
166127 |
0 |
0 |
0 |
T105 |
39278 |
0 |
0 |
0 |
T106 |
99522 |
0 |
0 |
0 |
T107 |
18529 |
0 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |