Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T117,T360,T365 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T365 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T117,T360,T365 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T365 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T117,T360,T365 |
0 |
0 |
1 |
Covered |
T117,T360,T365 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T117,T360,T365 |
0 |
0 |
1 |
Covered |
T117,T360,T365 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
75212 |
0 |
0 |
T117 |
315288 |
2030 |
0 |
0 |
T139 |
39702 |
259 |
0 |
0 |
T360 |
288662 |
2354 |
0 |
0 |
T361 |
315269 |
1078 |
0 |
0 |
T362 |
667451 |
1791 |
0 |
0 |
T363 |
42997 |
288 |
0 |
0 |
T365 |
45421 |
292 |
0 |
0 |
T366 |
71047 |
602 |
0 |
0 |
T367 |
39461 |
243 |
0 |
0 |
T376 |
317704 |
1078 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
1549366 |
0 |
0 |
T4 |
4776 |
3988 |
0 |
0 |
T5 |
528 |
356 |
0 |
0 |
T6 |
1143 |
846 |
0 |
0 |
T16 |
1478 |
1304 |
0 |
0 |
T17 |
588 |
415 |
0 |
0 |
T41 |
918 |
743 |
0 |
0 |
T52 |
2708 |
2537 |
0 |
0 |
T56 |
623 |
452 |
0 |
0 |
T62 |
390 |
218 |
0 |
0 |
T83 |
726 |
553 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
187 |
0 |
0 |
T117 |
315288 |
5 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
6 |
0 |
0 |
T361 |
315269 |
3 |
0 |
0 |
T362 |
667451 |
5 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
141269528 |
0 |
0 |
T4 |
234221 |
231097 |
0 |
0 |
T5 |
36402 |
35877 |
0 |
0 |
T6 |
42227 |
41328 |
0 |
0 |
T16 |
147144 |
146693 |
0 |
0 |
T17 |
46480 |
45934 |
0 |
0 |
T41 |
58353 |
57827 |
0 |
0 |
T52 |
295350 |
294956 |
0 |
0 |
T56 |
54092 |
53414 |
0 |
0 |
T62 |
22318 |
21700 |
0 |
0 |
T83 |
55340 |
54988 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T117,T360,T365 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T365 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T117,T360,T365 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T365 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T117,T360,T365 |
0 |
0 |
1 |
Covered |
T117,T360,T365 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T117,T360,T365 |
0 |
0 |
1 |
Covered |
T117,T360,T365 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
79536 |
0 |
0 |
T117 |
315288 |
4244 |
0 |
0 |
T139 |
39702 |
275 |
0 |
0 |
T360 |
288662 |
2322 |
0 |
0 |
T361 |
315269 |
1599 |
0 |
0 |
T362 |
667451 |
1167 |
0 |
0 |
T363 |
42997 |
334 |
0 |
0 |
T365 |
45421 |
357 |
0 |
0 |
T366 |
71047 |
511 |
0 |
0 |
T367 |
39461 |
243 |
0 |
0 |
T376 |
317704 |
1131 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
1549366 |
0 |
0 |
T4 |
4776 |
3988 |
0 |
0 |
T5 |
528 |
356 |
0 |
0 |
T6 |
1143 |
846 |
0 |
0 |
T16 |
1478 |
1304 |
0 |
0 |
T17 |
588 |
415 |
0 |
0 |
T41 |
918 |
743 |
0 |
0 |
T52 |
2708 |
2537 |
0 |
0 |
T56 |
623 |
452 |
0 |
0 |
T62 |
390 |
218 |
0 |
0 |
T83 |
726 |
553 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
196 |
0 |
0 |
T117 |
315288 |
10 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
6 |
0 |
0 |
T361 |
315269 |
4 |
0 |
0 |
T362 |
667451 |
3 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
141269528 |
0 |
0 |
T4 |
234221 |
231097 |
0 |
0 |
T5 |
36402 |
35877 |
0 |
0 |
T6 |
42227 |
41328 |
0 |
0 |
T16 |
147144 |
146693 |
0 |
0 |
T17 |
46480 |
45934 |
0 |
0 |
T41 |
58353 |
57827 |
0 |
0 |
T52 |
295350 |
294956 |
0 |
0 |
T56 |
54092 |
53414 |
0 |
0 |
T62 |
22318 |
21700 |
0 |
0 |
T83 |
55340 |
54988 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T117,T360,T365 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T365 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T117,T360,T365 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T365 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T117,T360,T365 |
0 |
0 |
1 |
Covered |
T117,T360,T365 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T117,T360,T365 |
0 |
0 |
1 |
Covered |
T117,T360,T365 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
79145 |
0 |
0 |
T117 |
315288 |
3315 |
0 |
0 |
T139 |
39702 |
311 |
0 |
0 |
T360 |
288662 |
351 |
0 |
0 |
T361 |
315269 |
1633 |
0 |
0 |
T362 |
667451 |
7983 |
0 |
0 |
T363 |
42997 |
303 |
0 |
0 |
T365 |
45421 |
246 |
0 |
0 |
T366 |
71047 |
623 |
0 |
0 |
T367 |
39461 |
333 |
0 |
0 |
T376 |
317704 |
5002 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
1549366 |
0 |
0 |
T4 |
4776 |
3988 |
0 |
0 |
T5 |
528 |
356 |
0 |
0 |
T6 |
1143 |
846 |
0 |
0 |
T16 |
1478 |
1304 |
0 |
0 |
T17 |
588 |
415 |
0 |
0 |
T41 |
918 |
743 |
0 |
0 |
T52 |
2708 |
2537 |
0 |
0 |
T56 |
623 |
452 |
0 |
0 |
T62 |
390 |
218 |
0 |
0 |
T83 |
726 |
553 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
194 |
0 |
0 |
T117 |
315288 |
8 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
1 |
0 |
0 |
T361 |
315269 |
4 |
0 |
0 |
T362 |
667451 |
19 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
12 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
141269528 |
0 |
0 |
T4 |
234221 |
231097 |
0 |
0 |
T5 |
36402 |
35877 |
0 |
0 |
T6 |
42227 |
41328 |
0 |
0 |
T16 |
147144 |
146693 |
0 |
0 |
T17 |
46480 |
45934 |
0 |
0 |
T41 |
58353 |
57827 |
0 |
0 |
T52 |
295350 |
294956 |
0 |
0 |
T56 |
54092 |
53414 |
0 |
0 |
T62 |
22318 |
21700 |
0 |
0 |
T83 |
55340 |
54988 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T117,T387,T360 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T365 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T117,T360,T365 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T365 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T117,T360,T365 |
0 |
0 |
1 |
Covered |
T117,T360,T365 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T117,T360,T365 |
0 |
0 |
1 |
Covered |
T117,T360,T365 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
78920 |
0 |
0 |
T117 |
315288 |
4571 |
0 |
0 |
T139 |
39702 |
299 |
0 |
0 |
T360 |
288662 |
1417 |
0 |
0 |
T361 |
315269 |
3152 |
0 |
0 |
T362 |
667451 |
4129 |
0 |
0 |
T363 |
42997 |
359 |
0 |
0 |
T365 |
45421 |
311 |
0 |
0 |
T366 |
71047 |
609 |
0 |
0 |
T367 |
39461 |
246 |
0 |
0 |
T376 |
317704 |
1434 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
1549366 |
0 |
0 |
T4 |
4776 |
3988 |
0 |
0 |
T5 |
528 |
356 |
0 |
0 |
T6 |
1143 |
846 |
0 |
0 |
T16 |
1478 |
1304 |
0 |
0 |
T17 |
588 |
415 |
0 |
0 |
T41 |
918 |
743 |
0 |
0 |
T52 |
2708 |
2537 |
0 |
0 |
T56 |
623 |
452 |
0 |
0 |
T62 |
390 |
218 |
0 |
0 |
T83 |
726 |
553 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
195 |
0 |
0 |
T117 |
315288 |
11 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
4 |
0 |
0 |
T361 |
315269 |
8 |
0 |
0 |
T362 |
667451 |
10 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
4 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
141269528 |
0 |
0 |
T4 |
234221 |
231097 |
0 |
0 |
T5 |
36402 |
35877 |
0 |
0 |
T6 |
42227 |
41328 |
0 |
0 |
T16 |
147144 |
146693 |
0 |
0 |
T17 |
46480 |
45934 |
0 |
0 |
T41 |
58353 |
57827 |
0 |
0 |
T52 |
295350 |
294956 |
0 |
0 |
T56 |
54092 |
53414 |
0 |
0 |
T62 |
22318 |
21700 |
0 |
0 |
T83 |
55340 |
54988 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T117,T360,T365 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T365 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T117,T360,T365 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T365 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T117,T360,T365 |
0 |
0 |
1 |
Covered |
T117,T360,T365 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T117,T360,T365 |
0 |
0 |
1 |
Covered |
T117,T360,T365 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
76432 |
0 |
0 |
T117 |
315288 |
2764 |
0 |
0 |
T139 |
39702 |
260 |
0 |
0 |
T360 |
288662 |
3122 |
0 |
0 |
T361 |
315269 |
1565 |
0 |
0 |
T362 |
667451 |
4989 |
0 |
0 |
T363 |
42997 |
332 |
0 |
0 |
T365 |
45421 |
267 |
0 |
0 |
T366 |
71047 |
522 |
0 |
0 |
T367 |
39461 |
260 |
0 |
0 |
T376 |
317704 |
2670 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
1549366 |
0 |
0 |
T4 |
4776 |
3988 |
0 |
0 |
T5 |
528 |
356 |
0 |
0 |
T6 |
1143 |
846 |
0 |
0 |
T16 |
1478 |
1304 |
0 |
0 |
T17 |
588 |
415 |
0 |
0 |
T41 |
918 |
743 |
0 |
0 |
T52 |
2708 |
2537 |
0 |
0 |
T56 |
623 |
452 |
0 |
0 |
T62 |
390 |
218 |
0 |
0 |
T83 |
726 |
553 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
186 |
0 |
0 |
T117 |
315288 |
7 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
8 |
0 |
0 |
T361 |
315269 |
4 |
0 |
0 |
T362 |
667451 |
12 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
7 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
141269528 |
0 |
0 |
T4 |
234221 |
231097 |
0 |
0 |
T5 |
36402 |
35877 |
0 |
0 |
T6 |
42227 |
41328 |
0 |
0 |
T16 |
147144 |
146693 |
0 |
0 |
T17 |
46480 |
45934 |
0 |
0 |
T41 |
58353 |
57827 |
0 |
0 |
T52 |
295350 |
294956 |
0 |
0 |
T56 |
54092 |
53414 |
0 |
0 |
T62 |
22318 |
21700 |
0 |
0 |
T83 |
55340 |
54988 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T117,T409,T360 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T365 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T117,T360,T365 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T365 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T117,T360,T365 |
0 |
0 |
1 |
Covered |
T117,T360,T365 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T117,T360,T365 |
0 |
0 |
1 |
Covered |
T117,T360,T365 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
89564 |
0 |
0 |
T117 |
315288 |
4949 |
0 |
0 |
T139 |
39702 |
327 |
0 |
0 |
T360 |
288662 |
2707 |
0 |
0 |
T361 |
315269 |
5673 |
0 |
0 |
T362 |
667451 |
4533 |
0 |
0 |
T363 |
42997 |
283 |
0 |
0 |
T365 |
45421 |
346 |
0 |
0 |
T366 |
71047 |
552 |
0 |
0 |
T367 |
39461 |
278 |
0 |
0 |
T376 |
317704 |
1833 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
1549366 |
0 |
0 |
T4 |
4776 |
3988 |
0 |
0 |
T5 |
528 |
356 |
0 |
0 |
T6 |
1143 |
846 |
0 |
0 |
T16 |
1478 |
1304 |
0 |
0 |
T17 |
588 |
415 |
0 |
0 |
T41 |
918 |
743 |
0 |
0 |
T52 |
2708 |
2537 |
0 |
0 |
T56 |
623 |
452 |
0 |
0 |
T62 |
390 |
218 |
0 |
0 |
T83 |
726 |
553 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
220 |
0 |
0 |
T117 |
315288 |
12 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
7 |
0 |
0 |
T361 |
315269 |
14 |
0 |
0 |
T362 |
667451 |
11 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
5 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
141269528 |
0 |
0 |
T4 |
234221 |
231097 |
0 |
0 |
T5 |
36402 |
35877 |
0 |
0 |
T6 |
42227 |
41328 |
0 |
0 |
T16 |
147144 |
146693 |
0 |
0 |
T17 |
46480 |
45934 |
0 |
0 |
T41 |
58353 |
57827 |
0 |
0 |
T52 |
295350 |
294956 |
0 |
0 |
T56 |
54092 |
53414 |
0 |
0 |
T62 |
22318 |
21700 |
0 |
0 |
T83 |
55340 |
54988 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T3,T10 |
1 | 1 | Covered | T1,T3,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T10 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T7 |
1 | 1 | Covered | T1,T3,T10 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
1 |
Covered |
T1,T3,T10 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
103959 |
0 |
0 |
T1 |
178064 |
848 |
0 |
0 |
T2 |
23923 |
0 |
0 |
0 |
T3 |
0 |
1725 |
0 |
0 |
T7 |
0 |
355 |
0 |
0 |
T10 |
0 |
1407 |
0 |
0 |
T12 |
0 |
322 |
0 |
0 |
T13 |
0 |
663 |
0 |
0 |
T14 |
0 |
1363 |
0 |
0 |
T65 |
53688 |
0 |
0 |
0 |
T95 |
0 |
665 |
0 |
0 |
T96 |
15839 |
0 |
0 |
0 |
T97 |
39969 |
0 |
0 |
0 |
T98 |
36402 |
0 |
0 |
0 |
T99 |
22785 |
0 |
0 |
0 |
T100 |
142548 |
0 |
0 |
0 |
T101 |
670234 |
0 |
0 |
0 |
T102 |
20621 |
0 |
0 |
0 |
T382 |
0 |
857 |
0 |
0 |
T383 |
0 |
674 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
1549366 |
0 |
0 |
T4 |
4776 |
3988 |
0 |
0 |
T5 |
528 |
356 |
0 |
0 |
T6 |
1143 |
846 |
0 |
0 |
T16 |
1478 |
1304 |
0 |
0 |
T17 |
588 |
415 |
0 |
0 |
T41 |
918 |
743 |
0 |
0 |
T52 |
2708 |
2537 |
0 |
0 |
T56 |
623 |
452 |
0 |
0 |
T62 |
390 |
218 |
0 |
0 |
T83 |
726 |
553 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
215 |
0 |
0 |
T1 |
178064 |
2 |
0 |
0 |
T2 |
23923 |
0 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T65 |
53688 |
0 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T96 |
15839 |
0 |
0 |
0 |
T97 |
39969 |
0 |
0 |
0 |
T98 |
36402 |
0 |
0 |
0 |
T99 |
22785 |
0 |
0 |
0 |
T100 |
142548 |
0 |
0 |
0 |
T101 |
670234 |
0 |
0 |
0 |
T102 |
20621 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T383 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
141269528 |
0 |
0 |
T4 |
234221 |
231097 |
0 |
0 |
T5 |
36402 |
35877 |
0 |
0 |
T6 |
42227 |
41328 |
0 |
0 |
T16 |
147144 |
146693 |
0 |
0 |
T17 |
46480 |
45934 |
0 |
0 |
T41 |
58353 |
57827 |
0 |
0 |
T52 |
295350 |
294956 |
0 |
0 |
T56 |
54092 |
53414 |
0 |
0 |
T62 |
22318 |
21700 |
0 |
0 |
T83 |
55340 |
54988 |
0 |
0 |