Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T281 |
1 | 0 | Covered | T1,T8,T281 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T281 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T8,T2 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
219 |
0 |
0 |
T1 |
45319 |
11 |
0 |
0 |
T2 |
0 |
6 |
0 |
0 |
T3 |
43001 |
6 |
0 |
0 |
T7 |
0 |
8 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
1629556 |
49 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T12 |
0 |
49 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T14 |
0 |
11 |
0 |
0 |
T15 |
0 |
6 |
0 |
0 |
T61 |
848524 |
0 |
0 |
0 |
T62 |
87201 |
0 |
0 |
0 |
T68 |
142403 |
0 |
0 |
0 |
T75 |
55045 |
0 |
0 |
0 |
T137 |
22448 |
0 |
0 |
0 |
T144 |
106356 |
0 |
0 |
0 |
T145 |
114273 |
0 |
0 |
0 |
T159 |
0 |
6 |
0 |
0 |
T176 |
0 |
16 |
0 |
0 |
T177 |
0 |
16 |
0 |
0 |
T178 |
23275 |
0 |
0 |
0 |
T179 |
196831 |
0 |
0 |
0 |
T180 |
69115 |
0 |
0 |
0 |
T257 |
446336 |
0 |
0 |
0 |
T404 |
156372 |
0 |
0 |
0 |
T428 |
0 |
8 |
0 |
0 |
T429 |
253612 |
0 |
0 |
0 |
T430 |
193132 |
0 |
0 |
0 |
T431 |
164656 |
0 |
0 |
0 |
T432 |
423932 |
0 |
0 |
0 |
T433 |
220408 |
0 |
0 |
0 |
T434 |
45204 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
228 |
0 |
0 |
T1 |
88583 |
12 |
0 |
0 |
T2 |
0 |
7 |
0 |
0 |
T3 |
1104 |
7 |
0 |
0 |
T7 |
0 |
8 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
1629556 |
49 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T12 |
0 |
49 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T14 |
0 |
12 |
0 |
0 |
T15 |
0 |
6 |
0 |
0 |
T61 |
848524 |
0 |
0 |
0 |
T62 |
169182 |
0 |
0 |
0 |
T68 |
278344 |
0 |
0 |
0 |
T75 |
107867 |
0 |
0 |
0 |
T137 |
43657 |
0 |
0 |
0 |
T144 |
209190 |
0 |
0 |
0 |
T145 |
224979 |
0 |
0 |
0 |
T159 |
0 |
7 |
0 |
0 |
T176 |
0 |
16 |
0 |
0 |
T177 |
0 |
16 |
0 |
0 |
T178 |
44984 |
0 |
0 |
0 |
T179 |
388283 |
0 |
0 |
0 |
T180 |
134117 |
0 |
0 |
0 |
T257 |
446336 |
0 |
0 |
0 |
T281 |
0 |
1 |
0 |
0 |
T404 |
156372 |
0 |
0 |
0 |
T428 |
0 |
8 |
0 |
0 |
T429 |
253612 |
0 |
0 |
0 |
T430 |
193132 |
0 |
0 |
0 |
T431 |
164656 |
0 |
0 |
0 |
T432 |
423932 |
0 |
0 |
0 |
T433 |
220408 |
0 |
0 |
0 |
T434 |
45204 |
0 |
0 |
0 |