Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T25,T43,T26 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T43,T26 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T25,T43,T26 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
20062 |
19588 |
0 |
0 |
selKnown1 |
134659 |
133323 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20062 |
19588 |
0 |
0 |
T20 |
3 |
2 |
0 |
0 |
T26 |
688 |
687 |
0 |
0 |
T27 |
911 |
910 |
0 |
0 |
T29 |
4 |
3 |
0 |
0 |
T38 |
20 |
18 |
0 |
0 |
T39 |
35 |
33 |
0 |
0 |
T40 |
18 |
16 |
0 |
0 |
T56 |
32 |
31 |
0 |
0 |
T57 |
6 |
5 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T62 |
6 |
5 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T102 |
3 |
2 |
0 |
0 |
T161 |
0 |
84 |
0 |
0 |
T199 |
0 |
3 |
0 |
0 |
T204 |
3 |
2 |
0 |
0 |
T236 |
0 |
2 |
0 |
0 |
T237 |
26 |
24 |
0 |
0 |
T238 |
5 |
4 |
0 |
0 |
T239 |
7 |
6 |
0 |
0 |
T240 |
4 |
3 |
0 |
0 |
T241 |
10 |
9 |
0 |
0 |
T242 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134659 |
133323 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
2 |
1 |
0 |
0 |
T20 |
3 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T38 |
4 |
9 |
0 |
0 |
T39 |
6 |
12 |
0 |
0 |
T40 |
6 |
12 |
0 |
0 |
T41 |
2 |
1 |
0 |
0 |
T43 |
545 |
544 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T85 |
2 |
1 |
0 |
0 |
T88 |
0 |
3 |
0 |
0 |
T112 |
0 |
1 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T136 |
0 |
1 |
0 |
0 |
T237 |
14 |
30 |
0 |
0 |
T238 |
17 |
32 |
0 |
0 |
T239 |
25 |
57 |
0 |
0 |
T240 |
14 |
30 |
0 |
0 |
T241 |
9 |
8 |
0 |
0 |
T242 |
15 |
14 |
0 |
0 |
T243 |
0 |
2 |
0 |
0 |
T244 |
28 |
55 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T58,T59 |
0 | 1 | Covered | T20,T58,T59 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T20,T58,T59 |
1 | 1 | Covered | T20,T58,T59 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
841 |
713 |
0 |
0 |
T20 |
3 |
2 |
0 |
0 |
T29 |
4 |
3 |
0 |
0 |
T56 |
32 |
31 |
0 |
0 |
T57 |
6 |
5 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T62 |
6 |
5 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T102 |
3 |
2 |
0 |
0 |
T161 |
0 |
84 |
0 |
0 |
T199 |
0 |
3 |
0 |
0 |
T204 |
3 |
2 |
0 |
0 |
T236 |
0 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1737 |
745 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
2 |
1 |
0 |
0 |
T20 |
3 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T41 |
2 |
1 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T85 |
2 |
1 |
0 |
0 |
T88 |
0 |
3 |
0 |
0 |
T112 |
0 |
1 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T136 |
0 |
1 |
0 |
0 |
T243 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T27,T106 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T26,T27 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T27,T106 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
3389 |
3373 |
0 |
0 |
selKnown1 |
1267 |
1247 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3389 |
3373 |
0 |
0 |
T26 |
688 |
687 |
0 |
0 |
T27 |
911 |
910 |
0 |
0 |
T38 |
14 |
13 |
0 |
0 |
T39 |
24 |
23 |
0 |
0 |
T40 |
10 |
9 |
0 |
0 |
T106 |
251 |
250 |
0 |
0 |
T107 |
221 |
220 |
0 |
0 |
T108 |
261 |
260 |
0 |
0 |
T237 |
22 |
21 |
0 |
0 |
T245 |
874 |
873 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1267 |
1247 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T38 |
0 |
6 |
0 |
0 |
T39 |
0 |
7 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T43 |
545 |
544 |
0 |
0 |
T44 |
545 |
544 |
0 |
0 |
T106 |
1 |
0 |
0 |
0 |
T107 |
1 |
0 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T237 |
0 |
17 |
0 |
0 |
T238 |
0 |
16 |
0 |
0 |
T239 |
0 |
33 |
0 |
0 |
T240 |
0 |
17 |
0 |
0 |
T244 |
0 |
28 |
0 |
0 |
T245 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T38,T39 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T22,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T38,T39 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60 |
49 |
0 |
0 |
T38 |
6 |
5 |
0 |
0 |
T39 |
11 |
10 |
0 |
0 |
T40 |
8 |
7 |
0 |
0 |
T237 |
4 |
3 |
0 |
0 |
T238 |
5 |
4 |
0 |
0 |
T239 |
7 |
6 |
0 |
0 |
T240 |
4 |
3 |
0 |
0 |
T241 |
10 |
9 |
0 |
0 |
T242 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143 |
128 |
0 |
0 |
T38 |
4 |
3 |
0 |
0 |
T39 |
6 |
5 |
0 |
0 |
T40 |
6 |
5 |
0 |
0 |
T237 |
14 |
13 |
0 |
0 |
T238 |
17 |
16 |
0 |
0 |
T239 |
25 |
24 |
0 |
0 |
T240 |
14 |
13 |
0 |
0 |
T241 |
9 |
8 |
0 |
0 |
T242 |
15 |
14 |
0 |
0 |
T244 |
28 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T27,T106 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T43,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T27,T106 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
3419 |
3402 |
0 |
0 |
selKnown1 |
139 |
124 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3419 |
3402 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
687 |
686 |
0 |
0 |
T27 |
905 |
904 |
0 |
0 |
T38 |
18 |
17 |
0 |
0 |
T39 |
22 |
21 |
0 |
0 |
T40 |
11 |
10 |
0 |
0 |
T106 |
267 |
266 |
0 |
0 |
T107 |
227 |
226 |
0 |
0 |
T108 |
263 |
262 |
0 |
0 |
T237 |
0 |
19 |
0 |
0 |
T245 |
889 |
888 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139 |
124 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T38 |
10 |
9 |
0 |
0 |
T39 |
6 |
5 |
0 |
0 |
T40 |
7 |
6 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T237 |
16 |
15 |
0 |
0 |
T238 |
13 |
12 |
0 |
0 |
T239 |
20 |
19 |
0 |
0 |
T240 |
0 |
18 |
0 |
0 |
T244 |
0 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T24,T38 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T22,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T24,T38 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60 |
48 |
0 |
0 |
T38 |
8 |
7 |
0 |
0 |
T39 |
4 |
3 |
0 |
0 |
T40 |
7 |
6 |
0 |
0 |
T237 |
5 |
4 |
0 |
0 |
T238 |
8 |
7 |
0 |
0 |
T239 |
6 |
5 |
0 |
0 |
T240 |
6 |
5 |
0 |
0 |
T241 |
5 |
4 |
0 |
0 |
T242 |
3 |
2 |
0 |
0 |
T244 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117 |
102 |
0 |
0 |
T38 |
7 |
6 |
0 |
0 |
T39 |
9 |
8 |
0 |
0 |
T40 |
6 |
5 |
0 |
0 |
T237 |
13 |
12 |
0 |
0 |
T238 |
12 |
11 |
0 |
0 |
T239 |
12 |
11 |
0 |
0 |
T240 |
13 |
12 |
0 |
0 |
T241 |
12 |
11 |
0 |
0 |
T242 |
10 |
9 |
0 |
0 |
T244 |
18 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T27,T106 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T24,T38 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T27,T106 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
3730 |
3712 |
0 |
0 |
selKnown1 |
159 |
147 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3730 |
3712 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
673 |
672 |
0 |
0 |
T27 |
894 |
893 |
0 |
0 |
T38 |
16 |
15 |
0 |
0 |
T39 |
23 |
22 |
0 |
0 |
T40 |
0 |
11 |
0 |
0 |
T106 |
351 |
350 |
0 |
0 |
T107 |
364 |
363 |
0 |
0 |
T108 |
412 |
411 |
0 |
0 |
T237 |
0 |
22 |
0 |
0 |
T245 |
858 |
857 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159 |
147 |
0 |
0 |
T38 |
5 |
4 |
0 |
0 |
T39 |
7 |
6 |
0 |
0 |
T40 |
4 |
3 |
0 |
0 |
T237 |
12 |
11 |
0 |
0 |
T238 |
14 |
13 |
0 |
0 |
T239 |
32 |
31 |
0 |
0 |
T240 |
16 |
15 |
0 |
0 |
T241 |
29 |
28 |
0 |
0 |
T242 |
16 |
15 |
0 |
0 |
T244 |
22 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T27,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T24,T38 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T27,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68 |
50 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
3 |
2 |
0 |
0 |
T27 |
3 |
2 |
0 |
0 |
T38 |
3 |
2 |
0 |
0 |
T39 |
0 |
5 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T106 |
3 |
2 |
0 |
0 |
T107 |
3 |
2 |
0 |
0 |
T108 |
3 |
2 |
0 |
0 |
T238 |
0 |
1 |
0 |
0 |
T245 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120 |
108 |
0 |
0 |
T38 |
3 |
2 |
0 |
0 |
T39 |
7 |
6 |
0 |
0 |
T237 |
11 |
10 |
0 |
0 |
T238 |
12 |
11 |
0 |
0 |
T239 |
23 |
22 |
0 |
0 |
T240 |
11 |
10 |
0 |
0 |
T241 |
19 |
18 |
0 |
0 |
T242 |
13 |
12 |
0 |
0 |
T244 |
18 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T27,T106 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T44,T38 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T27,T106 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
3750 |
3733 |
0 |
0 |
selKnown1 |
438 |
426 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3750 |
3733 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
670 |
669 |
0 |
0 |
T27 |
889 |
888 |
0 |
0 |
T38 |
15 |
14 |
0 |
0 |
T39 |
18 |
17 |
0 |
0 |
T40 |
13 |
12 |
0 |
0 |
T106 |
365 |
364 |
0 |
0 |
T107 |
369 |
368 |
0 |
0 |
T108 |
413 |
412 |
0 |
0 |
T237 |
0 |
17 |
0 |
0 |
T245 |
873 |
872 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
438 |
426 |
0 |
0 |
T38 |
6 |
5 |
0 |
0 |
T39 |
3 |
2 |
0 |
0 |
T40 |
7 |
6 |
0 |
0 |
T43 |
155 |
154 |
0 |
0 |
T44 |
143 |
142 |
0 |
0 |
T237 |
5 |
4 |
0 |
0 |
T238 |
16 |
15 |
0 |
0 |
T239 |
28 |
27 |
0 |
0 |
T240 |
14 |
13 |
0 |
0 |
T244 |
19 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T27,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T23,T44 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T27,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
85 |
66 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
3 |
2 |
0 |
0 |
T27 |
3 |
2 |
0 |
0 |
T38 |
6 |
5 |
0 |
0 |
T39 |
0 |
9 |
0 |
0 |
T40 |
0 |
5 |
0 |
0 |
T106 |
3 |
2 |
0 |
0 |
T107 |
3 |
2 |
0 |
0 |
T108 |
3 |
2 |
0 |
0 |
T237 |
0 |
3 |
0 |
0 |
T245 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128 |
115 |
0 |
0 |
T38 |
8 |
7 |
0 |
0 |
T39 |
4 |
3 |
0 |
0 |
T40 |
8 |
7 |
0 |
0 |
T237 |
6 |
5 |
0 |
0 |
T238 |
13 |
12 |
0 |
0 |
T239 |
22 |
21 |
0 |
0 |
T240 |
14 |
13 |
0 |
0 |
T241 |
17 |
16 |
0 |
0 |
T242 |
15 |
14 |
0 |
0 |
T244 |
18 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T43,T60,T9 |
0 | 1 | Covered | T25,T43,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T43,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T43,T60,T9 |
1 | 1 | Covered | T25,T43,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1308 |
1287 |
0 |
0 |
selKnown1 |
3224 |
3195 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1308 |
1287 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T38 |
0 |
12 |
0 |
0 |
T39 |
0 |
10 |
0 |
0 |
T40 |
0 |
20 |
0 |
0 |
T43 |
546 |
545 |
0 |
0 |
T44 |
546 |
545 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T116 |
1 |
0 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T237 |
0 |
10 |
0 |
0 |
T238 |
0 |
18 |
0 |
0 |
T239 |
0 |
32 |
0 |
0 |
T240 |
0 |
23 |
0 |
0 |
T244 |
0 |
23 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3224 |
3195 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
673 |
672 |
0 |
0 |
T27 |
894 |
893 |
0 |
0 |
T38 |
0 |
15 |
0 |
0 |
T39 |
0 |
26 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T106 |
216 |
215 |
0 |
0 |
T107 |
0 |
186 |
0 |
0 |
T108 |
0 |
224 |
0 |
0 |
T159 |
1 |
0 |
0 |
0 |
T237 |
0 |
17 |
0 |
0 |
T245 |
0 |
857 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T43,T60,T9 |
0 | 1 | Covered | T25,T43,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T43,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T43,T60,T9 |
1 | 1 | Covered | T25,T43,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1299 |
1278 |
0 |
0 |
selKnown1 |
3223 |
3194 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1299 |
1278 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T38 |
0 |
12 |
0 |
0 |
T39 |
0 |
9 |
0 |
0 |
T40 |
0 |
20 |
0 |
0 |
T43 |
546 |
545 |
0 |
0 |
T44 |
546 |
545 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T116 |
1 |
0 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T237 |
0 |
10 |
0 |
0 |
T238 |
0 |
18 |
0 |
0 |
T239 |
0 |
30 |
0 |
0 |
T240 |
0 |
21 |
0 |
0 |
T244 |
0 |
23 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3223 |
3194 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
673 |
672 |
0 |
0 |
T27 |
894 |
893 |
0 |
0 |
T38 |
0 |
14 |
0 |
0 |
T39 |
0 |
25 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T106 |
216 |
215 |
0 |
0 |
T107 |
0 |
186 |
0 |
0 |
T108 |
0 |
224 |
0 |
0 |
T159 |
1 |
0 |
0 |
0 |
T237 |
0 |
17 |
0 |
0 |
T245 |
0 |
857 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T43,T60,T22 |
0 | 1 | Covered | T25,T43,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T43,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T43,T60,T22 |
1 | 1 | Covered | T25,T43,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
190 |
163 |
0 |
0 |
selKnown1 |
3230 |
3203 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
190 |
163 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T38 |
0 |
12 |
0 |
0 |
T39 |
0 |
14 |
0 |
0 |
T40 |
0 |
10 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T106 |
1 |
0 |
0 |
0 |
T107 |
1 |
0 |
0 |
0 |
T237 |
0 |
10 |
0 |
0 |
T238 |
0 |
12 |
0 |
0 |
T239 |
0 |
20 |
0 |
0 |
T240 |
0 |
27 |
0 |
0 |
T244 |
0 |
15 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3230 |
3203 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T26 |
670 |
669 |
0 |
0 |
T27 |
889 |
888 |
0 |
0 |
T38 |
0 |
9 |
0 |
0 |
T39 |
0 |
11 |
0 |
0 |
T40 |
0 |
9 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T106 |
230 |
229 |
0 |
0 |
T107 |
192 |
191 |
0 |
0 |
T108 |
0 |
225 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T237 |
0 |
15 |
0 |
0 |
T245 |
0 |
872 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T43,T60,T22 |
0 | 1 | Covered | T25,T43,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T43,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T43,T60,T22 |
1 | 1 | Covered | T25,T43,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
189 |
162 |
0 |
0 |
selKnown1 |
3226 |
3199 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
189 |
162 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T38 |
0 |
12 |
0 |
0 |
T39 |
0 |
13 |
0 |
0 |
T40 |
0 |
10 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T106 |
1 |
0 |
0 |
0 |
T107 |
1 |
0 |
0 |
0 |
T237 |
0 |
11 |
0 |
0 |
T238 |
0 |
13 |
0 |
0 |
T239 |
0 |
20 |
0 |
0 |
T240 |
0 |
27 |
0 |
0 |
T244 |
0 |
15 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3226 |
3199 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T26 |
670 |
669 |
0 |
0 |
T27 |
889 |
888 |
0 |
0 |
T38 |
0 |
9 |
0 |
0 |
T39 |
0 |
9 |
0 |
0 |
T40 |
0 |
8 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T106 |
230 |
229 |
0 |
0 |
T107 |
192 |
191 |
0 |
0 |
T108 |
0 |
225 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T237 |
0 |
16 |
0 |
0 |
T245 |
0 |
872 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T60,T9,T61 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T27,T106 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T60,T9,T61 |
1 | 1 | Covered | T22,T23,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
191 |
172 |
0 |
0 |
selKnown1 |
29366 |
29336 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
191 |
172 |
0 |
0 |
T38 |
10 |
9 |
0 |
0 |
T39 |
14 |
13 |
0 |
0 |
T40 |
7 |
6 |
0 |
0 |
T237 |
7 |
6 |
0 |
0 |
T238 |
11 |
10 |
0 |
0 |
T239 |
47 |
46 |
0 |
0 |
T240 |
26 |
25 |
0 |
0 |
T241 |
21 |
20 |
0 |
0 |
T242 |
23 |
22 |
0 |
0 |
T244 |
16 |
15 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29366 |
29336 |
0 |
0 |
T20 |
1614 |
1613 |
0 |
0 |
T21 |
4661 |
4660 |
0 |
0 |
T26 |
687 |
686 |
0 |
0 |
T27 |
910 |
909 |
0 |
0 |
T48 |
20 |
19 |
0 |
0 |
T103 |
4666 |
4665 |
0 |
0 |
T106 |
383 |
382 |
0 |
0 |
T246 |
4674 |
4673 |
0 |
0 |
T247 |
2310 |
2309 |
0 |
0 |
T248 |
1970 |
1969 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T60,T9,T61 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T27,T106 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T60,T9,T61 |
1 | 1 | Covered | T22,T23,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
187 |
168 |
0 |
0 |
selKnown1 |
29365 |
29335 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
187 |
168 |
0 |
0 |
T38 |
11 |
10 |
0 |
0 |
T39 |
12 |
11 |
0 |
0 |
T40 |
7 |
6 |
0 |
0 |
T237 |
7 |
6 |
0 |
0 |
T238 |
10 |
9 |
0 |
0 |
T239 |
45 |
44 |
0 |
0 |
T240 |
25 |
24 |
0 |
0 |
T241 |
20 |
19 |
0 |
0 |
T242 |
23 |
22 |
0 |
0 |
T244 |
18 |
17 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29365 |
29335 |
0 |
0 |
T20 |
1614 |
1613 |
0 |
0 |
T21 |
4661 |
4660 |
0 |
0 |
T26 |
687 |
686 |
0 |
0 |
T27 |
910 |
909 |
0 |
0 |
T48 |
20 |
19 |
0 |
0 |
T103 |
4666 |
4665 |
0 |
0 |
T106 |
383 |
382 |
0 |
0 |
T246 |
4674 |
4673 |
0 |
0 |
T247 |
2310 |
2309 |
0 |
0 |
T248 |
1970 |
1969 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T43,T60,T32 |
0 | 1 | Covered | T25,T43,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T27,T106 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T43,T60,T32 |
1 | 1 | Covered | T25,T43,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
650 |
608 |
0 |
0 |
selKnown1 |
29390 |
29361 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
650 |
608 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T32 |
2 |
1 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
8 |
7 |
0 |
0 |
T43 |
150 |
149 |
0 |
0 |
T44 |
0 |
139 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T249 |
30 |
29 |
0 |
0 |
T250 |
36 |
35 |
0 |
0 |
T251 |
0 |
7 |
0 |
0 |
T252 |
0 |
1 |
0 |
0 |
T253 |
0 |
1 |
0 |
0 |
T254 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29390 |
29361 |
0 |
0 |
T20 |
1614 |
1613 |
0 |
0 |
T21 |
4661 |
4660 |
0 |
0 |
T26 |
686 |
685 |
0 |
0 |
T27 |
904 |
903 |
0 |
0 |
T48 |
20 |
19 |
0 |
0 |
T103 |
4666 |
4665 |
0 |
0 |
T106 |
399 |
398 |
0 |
0 |
T246 |
4674 |
4673 |
0 |
0 |
T247 |
2310 |
2309 |
0 |
0 |
T248 |
1970 |
1969 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T43,T60,T32 |
0 | 1 | Covered | T25,T43,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T27,T106 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T43,T60,T32 |
1 | 1 | Covered | T25,T43,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
646 |
604 |
0 |
0 |
selKnown1 |
29387 |
29358 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
646 |
604 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T32 |
2 |
1 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
8 |
7 |
0 |
0 |
T43 |
150 |
149 |
0 |
0 |
T44 |
0 |
139 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T249 |
30 |
29 |
0 |
0 |
T250 |
36 |
35 |
0 |
0 |
T251 |
0 |
7 |
0 |
0 |
T252 |
0 |
1 |
0 |
0 |
T253 |
0 |
1 |
0 |
0 |
T254 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29387 |
29358 |
0 |
0 |
T20 |
1614 |
1613 |
0 |
0 |
T21 |
4661 |
4660 |
0 |
0 |
T26 |
686 |
685 |
0 |
0 |
T27 |
904 |
903 |
0 |
0 |
T48 |
20 |
19 |
0 |
0 |
T103 |
4666 |
4665 |
0 |
0 |
T106 |
399 |
398 |
0 |
0 |
T246 |
4674 |
4673 |
0 |
0 |
T247 |
2310 |
2309 |
0 |
0 |
T248 |
1970 |
1969 |
0 |
0 |