Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T10,T11,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T10,T11,T12 |
1 | 1 | Covered | T10,T11,T12 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T10,T11,T12 |
1 | - | Covered | T10,T11,T12 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T10,T11,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T10,T11,T12 |
1 | 1 | Covered | T10,T11,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T10,T11,T12 |
0 |
0 |
1 |
Covered |
T10,T11,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T10,T11,T12 |
0 |
0 |
1 |
Covered |
T10,T11,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
2610 |
0 |
0 |
T10 |
21987 |
954 |
0 |
0 |
T11 |
0 |
779 |
0 |
0 |
T12 |
0 |
877 |
0 |
0 |
T213 |
9677 |
0 |
0 |
0 |
T340 |
30334 |
0 |
0 |
0 |
T376 |
54157 |
0 |
0 |
0 |
T432 |
64450 |
0 |
0 |
0 |
T433 |
58300 |
0 |
0 |
0 |
T434 |
323314 |
0 |
0 |
0 |
T435 |
332182 |
0 |
0 |
0 |
T436 |
249888 |
0 |
0 |
0 |
T437 |
239606 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
6 |
0 |
0 |
T10 |
21987 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T213 |
9677 |
0 |
0 |
0 |
T340 |
30334 |
0 |
0 |
0 |
T376 |
54157 |
0 |
0 |
0 |
T432 |
64450 |
0 |
0 |
0 |
T433 |
58300 |
0 |
0 |
0 |
T434 |
323314 |
0 |
0 |
0 |
T435 |
332182 |
0 |
0 |
0 |
T436 |
249888 |
0 |
0 |
0 |
T437 |
239606 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T16 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T3,T16 |
1 | 1 | Covered | T3,T16 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T3,T16 |
1 | - | Covered | T3,T16 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T16 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T16 |
1 | 1 | Covered | T3,T16 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T3,T16 |
0 |
0 |
1 |
Covered |
T3,T16 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T3,T16 |
0 |
0 |
1 |
Covered |
T3,T16 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
1869 |
0 |
0 |
T3 |
46606 |
907 |
0 |
0 |
T16 |
0 |
962 |
0 |
0 |
T116 |
88103 |
0 |
0 |
0 |
T186 |
125843 |
0 |
0 |
0 |
T438 |
22536 |
0 |
0 |
0 |
T439 |
59068 |
0 |
0 |
0 |
T440 |
54877 |
0 |
0 |
0 |
T441 |
53044 |
0 |
0 |
0 |
T442 |
64774 |
0 |
0 |
0 |
T443 |
327975 |
0 |
0 |
0 |
T444 |
20902 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
4 |
0 |
0 |
T3 |
46606 |
2 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T116 |
88103 |
0 |
0 |
0 |
T186 |
125843 |
0 |
0 |
0 |
T438 |
22536 |
0 |
0 |
0 |
T439 |
59068 |
0 |
0 |
0 |
T440 |
54877 |
0 |
0 |
0 |
T441 |
53044 |
0 |
0 |
0 |
T442 |
64774 |
0 |
0 |
0 |
T443 |
327975 |
0 |
0 |
0 |
T444 |
20902 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 65 | 1 | 0 | 0.00 |
ALWAYS | 71 | 6 | 4 | 66.67 |
CONT_ASSIGN | 85 | 1 | 0 | 0.00 |
CONT_ASSIGN | 109 | 1 | 0 | 0.00 |
ALWAYS | 115 | 9 | 5 | 55.56 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
0 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
0 |
1 |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
0 |
1 |
109 |
0 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
125 |
1 |
1 |
134 |
0 |
1 |
135 |
0 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Total | Covered | Percent |
Conditions | 13 | 4 | 30.77 |
Logical | 13 | 4 | 30.77 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Not Covered | |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
71 |
4 |
2 |
50.00 |
IF |
115 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 65 | 1 | 0 | 0.00 |
ALWAYS | 71 | 6 | 4 | 66.67 |
CONT_ASSIGN | 85 | 1 | 0 | 0.00 |
CONT_ASSIGN | 109 | 1 | 0 | 0.00 |
ALWAYS | 115 | 9 | 5 | 55.56 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
0 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
0 |
1 |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
0 |
1 |
109 |
0 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
125 |
1 |
1 |
134 |
0 |
1 |
135 |
0 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Total | Covered | Percent |
Conditions | 13 | 4 | 30.77 |
Logical | 13 | 4 | 30.77 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Not Covered | |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
71 |
4 |
2 |
50.00 |
IF |
115 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T2 |
1 | 1 | Covered | T2 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T2 |
1 | - | Covered | T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2 |
1 | 1 | Covered | T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T2 |
0 |
0 |
1 |
Covered |
T2 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T2 |
0 |
0 |
1 |
Covered |
T2 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
784 |
0 |
0 |
T2 |
22607 |
784 |
0 |
0 |
T59 |
23045 |
0 |
0 |
0 |
T234 |
22620 |
0 |
0 |
0 |
T319 |
56323 |
0 |
0 |
0 |
T395 |
393303 |
0 |
0 |
0 |
T445 |
86763 |
0 |
0 |
0 |
T446 |
23078 |
0 |
0 |
0 |
T447 |
21830 |
0 |
0 |
0 |
T448 |
11286 |
0 |
0 |
0 |
T449 |
36135 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
2 |
0 |
0 |
T2 |
22607 |
2 |
0 |
0 |
T59 |
23045 |
0 |
0 |
0 |
T234 |
22620 |
0 |
0 |
0 |
T319 |
56323 |
0 |
0 |
0 |
T395 |
393303 |
0 |
0 |
0 |
T445 |
86763 |
0 |
0 |
0 |
T446 |
23078 |
0 |
0 |
0 |
T447 |
21830 |
0 |
0 |
0 |
T448 |
11286 |
0 |
0 |
0 |
T449 |
36135 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T7,T13 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T7,T13 |
1 | 1 | Covered | T1,T7,T13 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T7,T13 |
1 | - | Covered | T1,T7,T13 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T7,T13 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T7,T13 |
1 | 1 | Covered | T1,T7,T13 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T7,T13 |
0 |
0 |
1 |
Covered |
T1,T7,T13 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T7,T13 |
0 |
0 |
1 |
Covered |
T1,T7,T13 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
7921 |
0 |
0 |
T1 |
43554 |
730 |
0 |
0 |
T7 |
0 |
1555 |
0 |
0 |
T13 |
0 |
883 |
0 |
0 |
T14 |
0 |
1667 |
0 |
0 |
T15 |
0 |
1429 |
0 |
0 |
T96 |
0 |
768 |
0 |
0 |
T97 |
275875 |
0 |
0 |
0 |
T98 |
169469 |
0 |
0 |
0 |
T99 |
83889 |
0 |
0 |
0 |
T100 |
47458 |
0 |
0 |
0 |
T101 |
49220 |
0 |
0 |
0 |
T102 |
43697 |
0 |
0 |
0 |
T103 |
54074 |
0 |
0 |
0 |
T104 |
72705 |
0 |
0 |
0 |
T105 |
38795 |
0 |
0 |
0 |
T431 |
0 |
889 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
20 |
0 |
0 |
T1 |
43554 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
275875 |
0 |
0 |
0 |
T98 |
169469 |
0 |
0 |
0 |
T99 |
83889 |
0 |
0 |
0 |
T100 |
47458 |
0 |
0 |
0 |
T101 |
49220 |
0 |
0 |
0 |
T102 |
43697 |
0 |
0 |
0 |
T103 |
54074 |
0 |
0 |
0 |
T104 |
72705 |
0 |
0 |
0 |
T105 |
38795 |
0 |
0 |
0 |
T431 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 65 | 1 | 0 | 0.00 |
ALWAYS | 71 | 6 | 4 | 66.67 |
CONT_ASSIGN | 85 | 1 | 0 | 0.00 |
CONT_ASSIGN | 109 | 1 | 0 | 0.00 |
ALWAYS | 115 | 9 | 5 | 55.56 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
0 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
0 |
1 |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
0 |
1 |
109 |
0 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
125 |
1 |
1 |
134 |
0 |
1 |
135 |
0 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Total | Covered | Percent |
Conditions | 13 | 4 | 30.77 |
Logical | 13 | 4 | 30.77 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Not Covered | |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
71 |
4 |
2 |
50.00 |
IF |
115 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 65 | 1 | 0 | 0.00 |
ALWAYS | 71 | 6 | 4 | 66.67 |
CONT_ASSIGN | 85 | 1 | 0 | 0.00 |
CONT_ASSIGN | 109 | 1 | 0 | 0.00 |
ALWAYS | 115 | 9 | 5 | 55.56 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
0 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
0 |
1 |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
0 |
1 |
109 |
0 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
125 |
1 |
1 |
134 |
0 |
1 |
135 |
0 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Total | Covered | Percent |
Conditions | 13 | 4 | 30.77 |
Logical | 13 | 4 | 30.77 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Not Covered | |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
71 |
4 |
2 |
50.00 |
IF |
115 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T10,T11,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T10,T11,T12 |
1 | 1 | Covered | T10,T11,T12 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T10,T11,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T10,T11,T12 |
1 | 1 | Covered | T10,T11,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T10,T11,T12 |
0 |
0 |
1 |
Covered |
T10,T11,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T10,T11,T12 |
0 |
0 |
1 |
Covered |
T10,T11,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
1244 |
0 |
0 |
T10 |
21987 |
459 |
0 |
0 |
T11 |
0 |
404 |
0 |
0 |
T12 |
0 |
381 |
0 |
0 |
T213 |
9677 |
0 |
0 |
0 |
T340 |
30334 |
0 |
0 |
0 |
T376 |
54157 |
0 |
0 |
0 |
T432 |
64450 |
0 |
0 |
0 |
T433 |
58300 |
0 |
0 |
0 |
T434 |
323314 |
0 |
0 |
0 |
T435 |
332182 |
0 |
0 |
0 |
T436 |
249888 |
0 |
0 |
0 |
T437 |
239606 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
3 |
0 |
0 |
T10 |
21987 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T213 |
9677 |
0 |
0 |
0 |
T340 |
30334 |
0 |
0 |
0 |
T376 |
54157 |
0 |
0 |
0 |
T432 |
64450 |
0 |
0 |
0 |
T433 |
58300 |
0 |
0 |
0 |
T434 |
323314 |
0 |
0 |
0 |
T435 |
332182 |
0 |
0 |
0 |
T436 |
249888 |
0 |
0 |
0 |
T437 |
239606 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T16 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T3,T16 |
1 | 1 | Covered | T3,T16 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T16 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T16 |
1 | 1 | Covered | T3,T16 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T3,T16 |
0 |
0 |
1 |
Covered |
T3,T16 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T3,T16 |
0 |
0 |
1 |
Covered |
T3,T16 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
541 |
0 |
0 |
T3 |
46606 |
243 |
0 |
0 |
T16 |
0 |
298 |
0 |
0 |
T116 |
88103 |
0 |
0 |
0 |
T186 |
125843 |
0 |
0 |
0 |
T438 |
22536 |
0 |
0 |
0 |
T439 |
59068 |
0 |
0 |
0 |
T440 |
54877 |
0 |
0 |
0 |
T441 |
53044 |
0 |
0 |
0 |
T442 |
64774 |
0 |
0 |
0 |
T443 |
327975 |
0 |
0 |
0 |
T444 |
20902 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
2 |
0 |
0 |
T3 |
46606 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T116 |
88103 |
0 |
0 |
0 |
T186 |
125843 |
0 |
0 |
0 |
T438 |
22536 |
0 |
0 |
0 |
T439 |
59068 |
0 |
0 |
0 |
T440 |
54877 |
0 |
0 |
0 |
T441 |
53044 |
0 |
0 |
0 |
T442 |
64774 |
0 |
0 |
0 |
T443 |
327975 |
0 |
0 |
0 |
T444 |
20902 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 65 | 1 | 0 | 0.00 |
ALWAYS | 71 | 6 | 4 | 66.67 |
CONT_ASSIGN | 85 | 1 | 0 | 0.00 |
CONT_ASSIGN | 109 | 1 | 0 | 0.00 |
ALWAYS | 115 | 9 | 5 | 55.56 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
0 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
0 |
1 |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
0 |
1 |
109 |
0 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
125 |
1 |
1 |
134 |
0 |
1 |
135 |
0 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 4 | 36.36 |
Logical | 11 | 4 | 36.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
71 |
4 |
2 |
50.00 |
IF |
115 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 65 | 1 | 0 | 0.00 |
ALWAYS | 71 | 6 | 4 | 66.67 |
CONT_ASSIGN | 85 | 1 | 0 | 0.00 |
CONT_ASSIGN | 109 | 1 | 0 | 0.00 |
ALWAYS | 115 | 9 | 5 | 55.56 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
0 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
0 |
1 |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
0 |
1 |
109 |
0 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
125 |
1 |
1 |
134 |
0 |
1 |
135 |
0 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 4 | 36.36 |
Logical | 11 | 4 | 36.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
71 |
4 |
2 |
50.00 |
IF |
115 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T2 |
1 | 1 | Covered | T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2 |
1 | 1 | Covered | T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T2 |
0 |
0 |
1 |
Covered |
T2 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T2 |
0 |
0 |
1 |
Covered |
T2 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
360 |
0 |
0 |
T2 |
22607 |
360 |
0 |
0 |
T59 |
23045 |
0 |
0 |
0 |
T234 |
22620 |
0 |
0 |
0 |
T319 |
56323 |
0 |
0 |
0 |
T395 |
393303 |
0 |
0 |
0 |
T445 |
86763 |
0 |
0 |
0 |
T446 |
23078 |
0 |
0 |
0 |
T447 |
21830 |
0 |
0 |
0 |
T448 |
11286 |
0 |
0 |
0 |
T449 |
36135 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
1 |
0 |
0 |
T2 |
22607 |
1 |
0 |
0 |
T59 |
23045 |
0 |
0 |
0 |
T234 |
22620 |
0 |
0 |
0 |
T319 |
56323 |
0 |
0 |
0 |
T395 |
393303 |
0 |
0 |
0 |
T445 |
86763 |
0 |
0 |
0 |
T446 |
23078 |
0 |
0 |
0 |
T447 |
21830 |
0 |
0 |
0 |
T448 |
11286 |
0 |
0 |
0 |
T449 |
36135 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T7,T13 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T7,T13 |
1 | 1 | Covered | T1,T7,T13 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T7,T13 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T7,T13 |
1 | 1 | Covered | T1,T7,T13 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T7,T13 |
0 |
0 |
1 |
Covered |
T1,T7,T13 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T7,T13 |
0 |
0 |
1 |
Covered |
T1,T7,T13 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
3700 |
0 |
0 |
T1 |
43554 |
354 |
0 |
0 |
T7 |
0 |
687 |
0 |
0 |
T13 |
0 |
388 |
0 |
0 |
T14 |
0 |
802 |
0 |
0 |
T15 |
0 |
680 |
0 |
0 |
T96 |
0 |
395 |
0 |
0 |
T97 |
275875 |
0 |
0 |
0 |
T98 |
169469 |
0 |
0 |
0 |
T99 |
83889 |
0 |
0 |
0 |
T100 |
47458 |
0 |
0 |
0 |
T101 |
49220 |
0 |
0 |
0 |
T102 |
43697 |
0 |
0 |
0 |
T103 |
54074 |
0 |
0 |
0 |
T104 |
72705 |
0 |
0 |
0 |
T105 |
38795 |
0 |
0 |
0 |
T431 |
0 |
394 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
10 |
0 |
0 |
T1 |
43554 |
1 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T96 |
0 |
1 |
0 |
0 |
T97 |
275875 |
0 |
0 |
0 |
T98 |
169469 |
0 |
0 |
0 |
T99 |
83889 |
0 |
0 |
0 |
T100 |
47458 |
0 |
0 |
0 |
T101 |
49220 |
0 |
0 |
0 |
T102 |
43697 |
0 |
0 |
0 |
T103 |
54074 |
0 |
0 |
0 |
T104 |
72705 |
0 |
0 |
0 |
T105 |
38795 |
0 |
0 |
0 |
T431 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 65 | 1 | 0 | 0.00 |
ALWAYS | 71 | 6 | 4 | 66.67 |
CONT_ASSIGN | 85 | 1 | 0 | 0.00 |
CONT_ASSIGN | 109 | 1 | 0 | 0.00 |
ALWAYS | 115 | 9 | 5 | 55.56 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
0 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
0 |
1 |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
0 |
1 |
109 |
0 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
125 |
1 |
1 |
134 |
0 |
1 |
135 |
0 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 4 | 36.36 |
Logical | 11 | 4 | 36.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
71 |
4 |
2 |
50.00 |
IF |
115 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 65 | 1 | 0 | 0.00 |
ALWAYS | 71 | 6 | 4 | 66.67 |
CONT_ASSIGN | 85 | 1 | 0 | 0.00 |
CONT_ASSIGN | 109 | 1 | 0 | 0.00 |
ALWAYS | 115 | 9 | 5 | 55.56 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
0 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
0 |
1 |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
0 |
1 |
109 |
0 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
125 |
1 |
1 |
134 |
0 |
1 |
135 |
0 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 4 | 36.36 |
Logical | 11 | 4 | 36.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
71 |
4 |
2 |
50.00 |
IF |
115 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 65 | 1 | 0 | 0.00 |
ALWAYS | 71 | 6 | 4 | 66.67 |
CONT_ASSIGN | 85 | 1 | 0 | 0.00 |
CONT_ASSIGN | 109 | 1 | 0 | 0.00 |
ALWAYS | 115 | 9 | 5 | 55.56 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
0 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
0 |
1 |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
0 |
1 |
109 |
0 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
125 |
1 |
1 |
134 |
0 |
1 |
135 |
0 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 4 | 36.36 |
Logical | 11 | 4 | 36.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
71 |
4 |
2 |
50.00 |
IF |
115 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T9,T19 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T9 |
1 | 1 | Covered | T8,T9,T19 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T9 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T9,T19 |
1 | 1 | Covered | T8,T9 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T9,T19 |
0 |
0 |
1 |
Covered |
T8,T9 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T9,T19 |
0 |
0 |
1 |
Covered |
T8,T9 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
1140 |
0 |
0 |
T8 |
38326 |
335 |
0 |
0 |
T9 |
0 |
478 |
0 |
0 |
T19 |
0 |
327 |
0 |
0 |
T132 |
25311 |
0 |
0 |
0 |
T165 |
48358 |
0 |
0 |
0 |
T233 |
21032 |
0 |
0 |
0 |
T322 |
269697 |
0 |
0 |
0 |
T326 |
197567 |
0 |
0 |
0 |
T355 |
58815 |
0 |
0 |
0 |
T450 |
25059 |
0 |
0 |
0 |
T451 |
13739 |
0 |
0 |
0 |
T452 |
47128 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1533639 |
1345075 |
0 |
0 |
T4 |
418 |
187 |
0 |
0 |
T5 |
767 |
594 |
0 |
0 |
T6 |
983 |
811 |
0 |
0 |
T17 |
874 |
702 |
0 |
0 |
T18 |
1656 |
1423 |
0 |
0 |
T32 |
493 |
321 |
0 |
0 |
T58 |
1411 |
1235 |
0 |
0 |
T73 |
1006 |
824 |
0 |
0 |
T75 |
845 |
672 |
0 |
0 |
T83 |
385 |
212 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
2 |
0 |
0 |
T8 |
38326 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T132 |
25311 |
0 |
0 |
0 |
T165 |
48358 |
0 |
0 |
0 |
T233 |
21032 |
0 |
0 |
0 |
T322 |
269697 |
0 |
0 |
0 |
T326 |
197567 |
0 |
0 |
0 |
T355 |
58815 |
0 |
0 |
0 |
T450 |
25059 |
0 |
0 |
0 |
T451 |
13739 |
0 |
0 |
0 |
T452 |
47128 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119157130 |
118501643 |
0 |
0 |
T4 |
14560 |
13594 |
0 |
0 |
T5 |
64165 |
63207 |
0 |
0 |
T6 |
80534 |
80211 |
0 |
0 |
T17 |
56829 |
56462 |
0 |
0 |
T18 |
169503 |
168416 |
0 |
0 |
T32 |
24693 |
24336 |
0 |
0 |
T58 |
122544 |
121900 |
0 |
0 |
T73 |
42017 |
41042 |
0 |
0 |
T75 |
56897 |
56451 |
0 |
0 |
T83 |
19296 |
18836 |
0 |
0 |