Line Coverage for Module :
prim_edn_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 6 | 6 | 100.00 |
| CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
| ALWAYS | 143 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 149 | 1 | 1 | 100.00 |
| ALWAYS | 163 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' or '../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 54 |
1 |
1 |
| 139 |
1 |
1 |
| 143 |
1 |
1 |
| 144 |
1 |
1 |
| 146 |
1 |
1 |
| 149 |
1 |
1 |
| 163 |
|
unreachable |
| 164 |
|
unreachable |
| 165 |
|
unreachable |
| 166 |
|
unreachable |
| 167 |
|
unreachable |
| 168 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Module :
prim_edn_req
| Total | Covered | Percent |
| Conditions | 13 | 11 | 84.62 |
| Logical | 13 | 11 | 84.62 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 54
EXPRESSION (req_i & ((~ack_o)))
--1-- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T18 |
| 1 | 0 | Covered | T4,T5,T18 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 139
EXPRESSION ((req_i && ack_o) ? 1'b1 : (word_ack ? (fips_q & word_fips) : fips_q))
--------1-------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T18 |
LINE 139
SUB-EXPRESSION (req_i && ack_o)
--1-- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T18 |
LINE 139
SUB-EXPRESSION (word_ack ? (fips_q & word_fips) : fips_q)
----1---
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T18 |
LINE 139
SUB-EXPRESSION (fips_q & word_fips)
---1-- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T18 |
| 1 | 1 | Covered | T248,T249,T250 |
Branch Coverage for Module :
prim_edn_req
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| TERNARY |
139 |
3 |
3 |
100.00 |
| IF |
143 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' or '../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 139 ((req_i && ack_o)) ?
-2-: 139 (word_ack) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T4,T5,T18 |
| 0 |
1 |
Covered |
T4,T5,T18 |
| 0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 143 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_edn_req
Assertion Details
DataOutputDiffFromPrev_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
470221279 |
68655851 |
0 |
0 |
| T29 |
215315 |
0 |
0 |
0 |
| T32 |
88342 |
0 |
0 |
0 |
| T54 |
0 |
101844 |
0 |
0 |
| T55 |
0 |
100464 |
0 |
0 |
| T56 |
0 |
766688 |
0 |
0 |
| T78 |
480277 |
137354 |
0 |
0 |
| T110 |
334244 |
175232 |
0 |
0 |
| T111 |
75241 |
0 |
0 |
0 |
| T120 |
311524 |
0 |
0 |
0 |
| T174 |
153420 |
83063 |
0 |
0 |
| T187 |
177412 |
0 |
0 |
0 |
| T205 |
0 |
473741 |
0 |
0 |
| T248 |
0 |
188223 |
0 |
0 |
| T249 |
0 |
586426 |
0 |
0 |
| T250 |
0 |
789396 |
0 |
0 |
| T296 |
279292 |
0 |
0 |
0 |
| T297 |
145080 |
0 |
0 |
0 |
DataOutputValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
470871947 |
3930 |
0 |
0 |
| T4 |
592568 |
10 |
0 |
0 |
| T5 |
239282 |
4 |
0 |
0 |
| T6 |
38991 |
0 |
0 |
0 |
| T18 |
83411 |
1 |
0 |
0 |
| T19 |
99076 |
2 |
0 |
0 |
| T20 |
171780 |
2 |
0 |
0 |
| T45 |
372865 |
2 |
0 |
0 |
| T58 |
0 |
1 |
0 |
0 |
| T62 |
605119 |
10 |
0 |
0 |
| T82 |
276695 |
4 |
0 |
0 |
| T83 |
168879 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 6 | 6 | 100.00 |
| CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
| ALWAYS | 143 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 149 | 1 | 1 | 100.00 |
| ALWAYS | 163 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' or '../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 54 |
1 |
1 |
| 139 |
1 |
1 |
| 143 |
1 |
1 |
| 144 |
1 |
1 |
| 146 |
1 |
1 |
| 149 |
1 |
1 |
| 163 |
|
unreachable |
| 164 |
|
unreachable |
| 165 |
|
unreachable |
| 166 |
|
unreachable |
| 167 |
|
unreachable |
| 168 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if
| Total | Covered | Percent |
| Conditions | 13 | 11 | 84.62 |
| Logical | 13 | 11 | 84.62 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 54
EXPRESSION (req_i & ((~ack_o)))
--1-- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T18 |
| 1 | 0 | Covered | T4,T5,T18 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 139
EXPRESSION ((req_i && ack_o) ? 1'b1 : (word_ack ? (fips_q & word_fips) : fips_q))
--------1-------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T18 |
LINE 139
SUB-EXPRESSION (req_i && ack_o)
--1-- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T18 |
LINE 139
SUB-EXPRESSION (word_ack ? (fips_q & word_fips) : fips_q)
----1---
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T4,T5,T18 |
LINE 139
SUB-EXPRESSION (fips_q & word_fips)
---1-- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T18 |
| 1 | 1 | Covered | T248,T249,T250 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| TERNARY |
139 |
3 |
3 |
100.00 |
| IF |
143 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' or '../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 139 ((req_i && ack_o)) ?
-2-: 139 (word_ack) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T4,T5,T18 |
| 0 |
1 |
Covered |
T4,T5,T18 |
| 0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 143 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if
Assertion Details
DataOutputDiffFromPrev_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
470221279 |
68655851 |
0 |
0 |
| T29 |
215315 |
0 |
0 |
0 |
| T32 |
88342 |
0 |
0 |
0 |
| T54 |
0 |
101844 |
0 |
0 |
| T55 |
0 |
100464 |
0 |
0 |
| T56 |
0 |
766688 |
0 |
0 |
| T78 |
480277 |
137354 |
0 |
0 |
| T110 |
334244 |
175232 |
0 |
0 |
| T111 |
75241 |
0 |
0 |
0 |
| T120 |
311524 |
0 |
0 |
0 |
| T174 |
153420 |
83063 |
0 |
0 |
| T187 |
177412 |
0 |
0 |
0 |
| T205 |
0 |
473741 |
0 |
0 |
| T248 |
0 |
188223 |
0 |
0 |
| T249 |
0 |
586426 |
0 |
0 |
| T250 |
0 |
789396 |
0 |
0 |
| T296 |
279292 |
0 |
0 |
0 |
| T297 |
145080 |
0 |
0 |
0 |
DataOutputValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
470871947 |
3930 |
0 |
0 |
| T4 |
592568 |
10 |
0 |
0 |
| T5 |
239282 |
4 |
0 |
0 |
| T6 |
38991 |
0 |
0 |
0 |
| T18 |
83411 |
1 |
0 |
0 |
| T19 |
99076 |
2 |
0 |
0 |
| T20 |
171780 |
2 |
0 |
0 |
| T45 |
372865 |
2 |
0 |
0 |
| T58 |
0 |
1 |
0 |
0 |
| T62 |
605119 |
10 |
0 |
0 |
| T82 |
276695 |
4 |
0 |
0 |
| T83 |
168879 |
2 |
0 |
0 |