Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T11,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T2,T11,T12 |
1 | 1 | Covered | T2,T11,T12 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T2,T11,T12 |
1 | - | Covered | T2,T11,T12 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T11,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T11,T12 |
1 | 1 | Covered | T2,T11,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T2,T11,T12 |
0 |
0 |
1 |
Covered |
T2,T11,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T2,T11,T12 |
0 |
0 |
1 |
Covered |
T2,T11,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
71041 |
0 |
0 |
T2 |
30053 |
806 |
0 |
0 |
T11 |
0 |
923 |
0 |
0 |
T12 |
0 |
777 |
0 |
0 |
T13 |
0 |
770 |
0 |
0 |
T70 |
290324 |
0 |
0 |
0 |
T110 |
49607 |
0 |
0 |
0 |
T113 |
62671 |
0 |
0 |
0 |
T131 |
0 |
5621 |
0 |
0 |
T132 |
0 |
2936 |
0 |
0 |
T202 |
69690 |
0 |
0 |
0 |
T234 |
75275 |
0 |
0 |
0 |
T250 |
313777 |
0 |
0 |
0 |
T264 |
74138 |
0 |
0 |
0 |
T290 |
14996 |
0 |
0 |
0 |
T291 |
56175 |
0 |
0 |
0 |
T360 |
0 |
3434 |
0 |
0 |
T361 |
0 |
256 |
0 |
0 |
T362 |
0 |
619 |
0 |
0 |
T363 |
0 |
765 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
182 |
0 |
0 |
T2 |
30053 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T70 |
290324 |
0 |
0 |
0 |
T110 |
49607 |
0 |
0 |
0 |
T113 |
62671 |
0 |
0 |
0 |
T131 |
0 |
14 |
0 |
0 |
T132 |
0 |
7 |
0 |
0 |
T202 |
69690 |
0 |
0 |
0 |
T234 |
75275 |
0 |
0 |
0 |
T250 |
313777 |
0 |
0 |
0 |
T264 |
74138 |
0 |
0 |
0 |
T290 |
14996 |
0 |
0 |
0 |
T291 |
56175 |
0 |
0 |
0 |
T360 |
0 |
8 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T362 |
0 |
2 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T396 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T131,T362,T132 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
68468 |
0 |
0 |
T131 |
595494 |
1985 |
0 |
0 |
T132 |
715156 |
2086 |
0 |
0 |
T133 |
304188 |
2925 |
0 |
0 |
T360 |
342048 |
2003 |
0 |
0 |
T361 |
42888 |
354 |
0 |
0 |
T362 |
72040 |
555 |
0 |
0 |
T363 |
90057 |
807 |
0 |
0 |
T364 |
72672 |
583 |
0 |
0 |
T394 |
310387 |
2430 |
0 |
0 |
T395 |
82947 |
585 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
175 |
0 |
0 |
T131 |
595494 |
5 |
0 |
0 |
T132 |
715156 |
5 |
0 |
0 |
T133 |
304188 |
8 |
0 |
0 |
T360 |
342048 |
5 |
0 |
0 |
T361 |
42888 |
1 |
0 |
0 |
T362 |
72040 |
2 |
0 |
0 |
T363 |
90057 |
2 |
0 |
0 |
T364 |
72672 |
2 |
0 |
0 |
T394 |
310387 |
6 |
0 |
0 |
T395 |
82947 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T397 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T131,T362,T132 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
64676 |
0 |
0 |
T131 |
595494 |
2342 |
0 |
0 |
T132 |
715156 |
5028 |
0 |
0 |
T133 |
304188 |
2219 |
0 |
0 |
T360 |
342048 |
1593 |
0 |
0 |
T361 |
42888 |
276 |
0 |
0 |
T362 |
72040 |
635 |
0 |
0 |
T363 |
90057 |
738 |
0 |
0 |
T364 |
72672 |
651 |
0 |
0 |
T394 |
310387 |
4241 |
0 |
0 |
T395 |
82947 |
712 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
168 |
0 |
0 |
T131 |
595494 |
6 |
0 |
0 |
T132 |
715156 |
12 |
0 |
0 |
T133 |
304188 |
6 |
0 |
0 |
T360 |
342048 |
4 |
0 |
0 |
T361 |
42888 |
1 |
0 |
0 |
T362 |
72040 |
2 |
0 |
0 |
T363 |
90057 |
2 |
0 |
0 |
T364 |
72672 |
2 |
0 |
0 |
T394 |
310387 |
10 |
0 |
0 |
T395 |
82947 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T14,T131,T362 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T14,T131,T362 |
1 | 1 | Covered | T14,T131,T362 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T14,T131,T362 |
1 | - | Covered | T14 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T14,T131,T362 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T14,T131,T362 |
1 | 1 | Covered | T14,T131,T362 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T14,T131,T362 |
0 |
0 |
1 |
Covered |
T14,T131,T362 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T14,T131,T362 |
0 |
0 |
1 |
Covered |
T14,T131,T362 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
70718 |
0 |
0 |
T14 |
26124 |
885 |
0 |
0 |
T131 |
0 |
4467 |
0 |
0 |
T132 |
0 |
5615 |
0 |
0 |
T133 |
0 |
1384 |
0 |
0 |
T186 |
57263 |
0 |
0 |
0 |
T233 |
242857 |
0 |
0 |
0 |
T360 |
0 |
776 |
0 |
0 |
T361 |
0 |
314 |
0 |
0 |
T362 |
0 |
637 |
0 |
0 |
T363 |
0 |
718 |
0 |
0 |
T364 |
0 |
570 |
0 |
0 |
T394 |
0 |
403 |
0 |
0 |
T398 |
17410 |
0 |
0 |
0 |
T399 |
24025 |
0 |
0 |
0 |
T400 |
58003 |
0 |
0 |
0 |
T401 |
82530 |
0 |
0 |
0 |
T402 |
45820 |
0 |
0 |
0 |
T403 |
65489 |
0 |
0 |
0 |
T404 |
93890 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
179 |
0 |
0 |
T14 |
26124 |
2 |
0 |
0 |
T131 |
0 |
11 |
0 |
0 |
T132 |
0 |
13 |
0 |
0 |
T133 |
0 |
4 |
0 |
0 |
T186 |
57263 |
0 |
0 |
0 |
T233 |
242857 |
0 |
0 |
0 |
T360 |
0 |
2 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T362 |
0 |
2 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
2 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T398 |
17410 |
0 |
0 |
0 |
T399 |
24025 |
0 |
0 |
0 |
T400 |
58003 |
0 |
0 |
0 |
T401 |
82530 |
0 |
0 |
0 |
T402 |
45820 |
0 |
0 |
0 |
T403 |
65489 |
0 |
0 |
0 |
T404 |
93890 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T131,T405 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T3,T131,T362 |
1 | 1 | Covered | T3,T131,T362 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T3,T131,T362 |
1 | - | Covered | T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T131,T362 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T131,T362 |
1 | 1 | Covered | T3,T131,T362 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T3,T131,T362 |
0 |
0 |
1 |
Covered |
T3,T131,T362 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T3,T131,T362 |
0 |
0 |
1 |
Covered |
T3,T131,T362 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
72472 |
0 |
0 |
T3 |
27968 |
825 |
0 |
0 |
T66 |
16978 |
0 |
0 |
0 |
T131 |
0 |
2382 |
0 |
0 |
T132 |
0 |
3809 |
0 |
0 |
T133 |
0 |
3881 |
0 |
0 |
T203 |
265872 |
0 |
0 |
0 |
T205 |
26380 |
0 |
0 |
0 |
T257 |
90690 |
0 |
0 |
0 |
T305 |
92346 |
0 |
0 |
0 |
T306 |
22995 |
0 |
0 |
0 |
T360 |
0 |
1624 |
0 |
0 |
T361 |
0 |
333 |
0 |
0 |
T362 |
0 |
668 |
0 |
0 |
T363 |
0 |
725 |
0 |
0 |
T364 |
0 |
673 |
0 |
0 |
T394 |
0 |
1128 |
0 |
0 |
T406 |
34857 |
0 |
0 |
0 |
T407 |
25128 |
0 |
0 |
0 |
T408 |
66671 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
184 |
0 |
0 |
T3 |
27968 |
2 |
0 |
0 |
T66 |
16978 |
0 |
0 |
0 |
T131 |
0 |
6 |
0 |
0 |
T132 |
0 |
9 |
0 |
0 |
T133 |
0 |
10 |
0 |
0 |
T203 |
265872 |
0 |
0 |
0 |
T205 |
26380 |
0 |
0 |
0 |
T257 |
90690 |
0 |
0 |
0 |
T305 |
92346 |
0 |
0 |
0 |
T306 |
22995 |
0 |
0 |
0 |
T360 |
0 |
4 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T362 |
0 |
2 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
2 |
0 |
0 |
T394 |
0 |
3 |
0 |
0 |
T406 |
34857 |
0 |
0 |
0 |
T407 |
25128 |
0 |
0 |
0 |
T408 |
66671 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T7,T15 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T7,T15 |
1 | 1 | Covered | T1,T7,T15 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T7,T15 |
1 | - | Covered | T1,T7,T15 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T7,T15 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T7,T15 |
1 | 1 | Covered | T1,T7,T15 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T7,T15 |
0 |
0 |
1 |
Covered |
T1,T7,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T7,T15 |
0 |
0 |
1 |
Covered |
T1,T7,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
85451 |
0 |
0 |
T1 |
48021 |
607 |
0 |
0 |
T7 |
0 |
1546 |
0 |
0 |
T10 |
0 |
1666 |
0 |
0 |
T15 |
0 |
753 |
0 |
0 |
T16 |
0 |
1536 |
0 |
0 |
T18 |
61908 |
0 |
0 |
0 |
T44 |
38931 |
0 |
0 |
0 |
T59 |
52242 |
0 |
0 |
0 |
T87 |
19832 |
0 |
0 |
0 |
T88 |
21104 |
0 |
0 |
0 |
T90 |
0 |
779 |
0 |
0 |
T97 |
0 |
756 |
0 |
0 |
T98 |
0 |
723 |
0 |
0 |
T99 |
41414 |
0 |
0 |
0 |
T100 |
37223 |
0 |
0 |
0 |
T101 |
21367 |
0 |
0 |
0 |
T102 |
35566 |
0 |
0 |
0 |
T131 |
0 |
6076 |
0 |
0 |
T362 |
0 |
649 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
217 |
0 |
0 |
T1 |
48021 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T18 |
61908 |
0 |
0 |
0 |
T44 |
38931 |
0 |
0 |
0 |
T59 |
52242 |
0 |
0 |
0 |
T87 |
19832 |
0 |
0 |
0 |
T88 |
21104 |
0 |
0 |
0 |
T90 |
0 |
2 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T98 |
0 |
2 |
0 |
0 |
T99 |
41414 |
0 |
0 |
0 |
T100 |
37223 |
0 |
0 |
0 |
T101 |
21367 |
0 |
0 |
0 |
T102 |
35566 |
0 |
0 |
0 |
T131 |
0 |
15 |
0 |
0 |
T362 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T396 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T131,T362,T132 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
69849 |
0 |
0 |
T131 |
595494 |
8693 |
0 |
0 |
T132 |
715156 |
2532 |
0 |
0 |
T133 |
304188 |
1398 |
0 |
0 |
T360 |
342048 |
2882 |
0 |
0 |
T361 |
42888 |
292 |
0 |
0 |
T362 |
72040 |
561 |
0 |
0 |
T363 |
90057 |
795 |
0 |
0 |
T364 |
72672 |
569 |
0 |
0 |
T394 |
310387 |
4266 |
0 |
0 |
T395 |
82947 |
617 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
179 |
0 |
0 |
T131 |
595494 |
21 |
0 |
0 |
T132 |
715156 |
6 |
0 |
0 |
T133 |
304188 |
4 |
0 |
0 |
T360 |
342048 |
7 |
0 |
0 |
T361 |
42888 |
1 |
0 |
0 |
T362 |
72040 |
2 |
0 |
0 |
T363 |
90057 |
2 |
0 |
0 |
T364 |
72672 |
2 |
0 |
0 |
T394 |
310387 |
10 |
0 |
0 |
T395 |
82947 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T131,T362,T132 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
75412 |
0 |
0 |
T131 |
595494 |
3727 |
0 |
0 |
T132 |
715156 |
6416 |
0 |
0 |
T133 |
304188 |
3391 |
0 |
0 |
T360 |
342048 |
3903 |
0 |
0 |
T361 |
42888 |
346 |
0 |
0 |
T362 |
72040 |
488 |
0 |
0 |
T363 |
90057 |
753 |
0 |
0 |
T364 |
72672 |
709 |
0 |
0 |
T394 |
310387 |
1427 |
0 |
0 |
T395 |
82947 |
553 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
192 |
0 |
0 |
T131 |
595494 |
9 |
0 |
0 |
T132 |
715156 |
15 |
0 |
0 |
T133 |
304188 |
9 |
0 |
0 |
T360 |
342048 |
9 |
0 |
0 |
T361 |
42888 |
1 |
0 |
0 |
T362 |
72040 |
2 |
0 |
0 |
T363 |
90057 |
2 |
0 |
0 |
T364 |
72672 |
2 |
0 |
0 |
T394 |
310387 |
4 |
0 |
0 |
T395 |
82947 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T11,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T2,T11,T12 |
1 | 1 | Covered | T2,T11,T12 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T11,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T11,T12 |
1 | 1 | Covered | T2,T11,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T2,T11,T12 |
0 |
0 |
1 |
Covered |
T2,T11,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T2,T11,T12 |
0 |
0 |
1 |
Covered |
T2,T11,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
68239 |
0 |
0 |
T2 |
30053 |
432 |
0 |
0 |
T11 |
0 |
378 |
0 |
0 |
T12 |
0 |
280 |
0 |
0 |
T13 |
0 |
395 |
0 |
0 |
T70 |
290324 |
0 |
0 |
0 |
T110 |
49607 |
0 |
0 |
0 |
T113 |
62671 |
0 |
0 |
0 |
T131 |
0 |
3741 |
0 |
0 |
T132 |
0 |
4231 |
0 |
0 |
T133 |
0 |
972 |
0 |
0 |
T202 |
69690 |
0 |
0 |
0 |
T234 |
75275 |
0 |
0 |
0 |
T250 |
313777 |
0 |
0 |
0 |
T264 |
74138 |
0 |
0 |
0 |
T290 |
14996 |
0 |
0 |
0 |
T291 |
56175 |
0 |
0 |
0 |
T360 |
0 |
3345 |
0 |
0 |
T361 |
0 |
271 |
0 |
0 |
T362 |
0 |
610 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
176 |
0 |
0 |
T2 |
30053 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T70 |
290324 |
0 |
0 |
0 |
T110 |
49607 |
0 |
0 |
0 |
T113 |
62671 |
0 |
0 |
0 |
T131 |
0 |
9 |
0 |
0 |
T132 |
0 |
10 |
0 |
0 |
T133 |
0 |
3 |
0 |
0 |
T202 |
69690 |
0 |
0 |
0 |
T234 |
75275 |
0 |
0 |
0 |
T250 |
313777 |
0 |
0 |
0 |
T264 |
74138 |
0 |
0 |
0 |
T290 |
14996 |
0 |
0 |
0 |
T291 |
56175 |
0 |
0 |
0 |
T360 |
0 |
8 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T362 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
66879 |
0 |
0 |
T131 |
595494 |
2719 |
0 |
0 |
T132 |
715156 |
5105 |
0 |
0 |
T133 |
304188 |
1003 |
0 |
0 |
T360 |
342048 |
1628 |
0 |
0 |
T361 |
42888 |
353 |
0 |
0 |
T362 |
72040 |
619 |
0 |
0 |
T363 |
90057 |
692 |
0 |
0 |
T364 |
72672 |
573 |
0 |
0 |
T394 |
310387 |
5218 |
0 |
0 |
T395 |
82947 |
539 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
172 |
0 |
0 |
T131 |
595494 |
7 |
0 |
0 |
T132 |
715156 |
12 |
0 |
0 |
T133 |
304188 |
3 |
0 |
0 |
T360 |
342048 |
4 |
0 |
0 |
T361 |
42888 |
1 |
0 |
0 |
T362 |
72040 |
2 |
0 |
0 |
T363 |
90057 |
2 |
0 |
0 |
T364 |
72672 |
2 |
0 |
0 |
T394 |
310387 |
12 |
0 |
0 |
T395 |
82947 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T397 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
73989 |
0 |
0 |
T131 |
595494 |
5680 |
0 |
0 |
T132 |
715156 |
2534 |
0 |
0 |
T133 |
304188 |
2536 |
0 |
0 |
T360 |
342048 |
4644 |
0 |
0 |
T361 |
42888 |
270 |
0 |
0 |
T362 |
72040 |
626 |
0 |
0 |
T363 |
90057 |
796 |
0 |
0 |
T364 |
72672 |
702 |
0 |
0 |
T394 |
310387 |
3268 |
0 |
0 |
T395 |
82947 |
686 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
188 |
0 |
0 |
T131 |
595494 |
14 |
0 |
0 |
T132 |
715156 |
6 |
0 |
0 |
T133 |
304188 |
7 |
0 |
0 |
T360 |
342048 |
11 |
0 |
0 |
T361 |
42888 |
1 |
0 |
0 |
T362 |
72040 |
2 |
0 |
0 |
T363 |
90057 |
2 |
0 |
0 |
T364 |
72672 |
2 |
0 |
0 |
T394 |
310387 |
8 |
0 |
0 |
T395 |
82947 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T14,T131,T362 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T14,T131,T362 |
1 | 1 | Covered | T14,T131,T362 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T14,T131,T362 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T14,T131,T362 |
1 | 1 | Covered | T14,T131,T362 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T14,T131,T362 |
0 |
0 |
1 |
Covered |
T14,T131,T362 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T14,T131,T362 |
0 |
0 |
1 |
Covered |
T14,T131,T362 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
76879 |
0 |
0 |
T14 |
26124 |
340 |
0 |
0 |
T131 |
0 |
5748 |
0 |
0 |
T132 |
0 |
3071 |
0 |
0 |
T133 |
0 |
989 |
0 |
0 |
T186 |
57263 |
0 |
0 |
0 |
T233 |
242857 |
0 |
0 |
0 |
T360 |
0 |
1279 |
0 |
0 |
T361 |
0 |
321 |
0 |
0 |
T362 |
0 |
545 |
0 |
0 |
T363 |
0 |
733 |
0 |
0 |
T364 |
0 |
704 |
0 |
0 |
T394 |
0 |
1950 |
0 |
0 |
T398 |
17410 |
0 |
0 |
0 |
T399 |
24025 |
0 |
0 |
0 |
T400 |
58003 |
0 |
0 |
0 |
T401 |
82530 |
0 |
0 |
0 |
T402 |
45820 |
0 |
0 |
0 |
T403 |
65489 |
0 |
0 |
0 |
T404 |
93890 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
196 |
0 |
0 |
T14 |
26124 |
1 |
0 |
0 |
T131 |
0 |
14 |
0 |
0 |
T132 |
0 |
7 |
0 |
0 |
T133 |
0 |
3 |
0 |
0 |
T186 |
57263 |
0 |
0 |
0 |
T233 |
242857 |
0 |
0 |
0 |
T360 |
0 |
3 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T362 |
0 |
2 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
2 |
0 |
0 |
T394 |
0 |
5 |
0 |
0 |
T398 |
17410 |
0 |
0 |
0 |
T399 |
24025 |
0 |
0 |
0 |
T400 |
58003 |
0 |
0 |
0 |
T401 |
82530 |
0 |
0 |
0 |
T402 |
45820 |
0 |
0 |
0 |
T403 |
65489 |
0 |
0 |
0 |
T404 |
93890 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T131,T362 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T3,T131,T362 |
1 | 1 | Covered | T3,T131,T362 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T131,T362 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T131,T362 |
1 | 1 | Covered | T3,T131,T362 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T3,T131,T362 |
0 |
0 |
1 |
Covered |
T3,T131,T362 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T3,T131,T362 |
0 |
0 |
1 |
Covered |
T3,T131,T362 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
75581 |
0 |
0 |
T3 |
27968 |
280 |
0 |
0 |
T66 |
16978 |
0 |
0 |
0 |
T131 |
0 |
8159 |
0 |
0 |
T132 |
0 |
2454 |
0 |
0 |
T133 |
0 |
2207 |
0 |
0 |
T203 |
265872 |
0 |
0 |
0 |
T205 |
26380 |
0 |
0 |
0 |
T257 |
90690 |
0 |
0 |
0 |
T305 |
92346 |
0 |
0 |
0 |
T306 |
22995 |
0 |
0 |
0 |
T360 |
0 |
1939 |
0 |
0 |
T361 |
0 |
279 |
0 |
0 |
T362 |
0 |
617 |
0 |
0 |
T363 |
0 |
733 |
0 |
0 |
T364 |
0 |
606 |
0 |
0 |
T394 |
0 |
1906 |
0 |
0 |
T406 |
34857 |
0 |
0 |
0 |
T407 |
25128 |
0 |
0 |
0 |
T408 |
66671 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
192 |
0 |
0 |
T3 |
27968 |
1 |
0 |
0 |
T66 |
16978 |
0 |
0 |
0 |
T131 |
0 |
20 |
0 |
0 |
T132 |
0 |
6 |
0 |
0 |
T133 |
0 |
6 |
0 |
0 |
T203 |
265872 |
0 |
0 |
0 |
T205 |
26380 |
0 |
0 |
0 |
T257 |
90690 |
0 |
0 |
0 |
T305 |
92346 |
0 |
0 |
0 |
T306 |
22995 |
0 |
0 |
0 |
T360 |
0 |
5 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T362 |
0 |
2 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
2 |
0 |
0 |
T394 |
0 |
5 |
0 |
0 |
T406 |
34857 |
0 |
0 |
0 |
T407 |
25128 |
0 |
0 |
0 |
T408 |
66671 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T7,T15 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T7,T15 |
1 | 1 | Covered | T1,T7,T15 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T7,T15 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T7,T15 |
1 | 1 | Covered | T1,T7,T15 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T7,T15 |
0 |
0 |
1 |
Covered |
T1,T7,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T7,T15 |
0 |
0 |
1 |
Covered |
T1,T7,T15 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
75052 |
0 |
0 |
T1 |
48021 |
352 |
0 |
0 |
T7 |
0 |
681 |
0 |
0 |
T10 |
0 |
678 |
0 |
0 |
T15 |
0 |
257 |
0 |
0 |
T16 |
0 |
909 |
0 |
0 |
T18 |
61908 |
0 |
0 |
0 |
T44 |
38931 |
0 |
0 |
0 |
T59 |
52242 |
0 |
0 |
0 |
T87 |
19832 |
0 |
0 |
0 |
T88 |
21104 |
0 |
0 |
0 |
T90 |
0 |
282 |
0 |
0 |
T97 |
0 |
381 |
0 |
0 |
T98 |
0 |
347 |
0 |
0 |
T99 |
41414 |
0 |
0 |
0 |
T100 |
37223 |
0 |
0 |
0 |
T101 |
21367 |
0 |
0 |
0 |
T102 |
35566 |
0 |
0 |
0 |
T131 |
0 |
4584 |
0 |
0 |
T362 |
0 |
670 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
194 |
0 |
0 |
T1 |
48021 |
1 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T18 |
61908 |
0 |
0 |
0 |
T44 |
38931 |
0 |
0 |
0 |
T59 |
52242 |
0 |
0 |
0 |
T87 |
19832 |
0 |
0 |
0 |
T88 |
21104 |
0 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
T97 |
0 |
1 |
0 |
0 |
T98 |
0 |
1 |
0 |
0 |
T99 |
41414 |
0 |
0 |
0 |
T100 |
37223 |
0 |
0 |
0 |
T101 |
21367 |
0 |
0 |
0 |
T102 |
35566 |
0 |
0 |
0 |
T131 |
0 |
11 |
0 |
0 |
T362 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T396 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
73798 |
0 |
0 |
T131 |
595494 |
3262 |
0 |
0 |
T132 |
715156 |
3363 |
0 |
0 |
T133 |
304188 |
1311 |
0 |
0 |
T360 |
342048 |
2863 |
0 |
0 |
T361 |
42888 |
271 |
0 |
0 |
T362 |
72040 |
572 |
0 |
0 |
T363 |
90057 |
730 |
0 |
0 |
T364 |
72672 |
636 |
0 |
0 |
T394 |
310387 |
1425 |
0 |
0 |
T395 |
82947 |
648 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
189 |
0 |
0 |
T131 |
595494 |
8 |
0 |
0 |
T132 |
715156 |
8 |
0 |
0 |
T133 |
304188 |
4 |
0 |
0 |
T360 |
342048 |
7 |
0 |
0 |
T361 |
42888 |
1 |
0 |
0 |
T362 |
72040 |
2 |
0 |
0 |
T363 |
90057 |
2 |
0 |
0 |
T364 |
72672 |
2 |
0 |
0 |
T394 |
310387 |
4 |
0 |
0 |
T395 |
82947 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T80,T131,T405 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
75585 |
0 |
0 |
T131 |
595494 |
6145 |
0 |
0 |
T132 |
715156 |
8881 |
0 |
0 |
T133 |
304188 |
2587 |
0 |
0 |
T360 |
342048 |
1265 |
0 |
0 |
T361 |
42888 |
311 |
0 |
0 |
T362 |
72040 |
594 |
0 |
0 |
T363 |
90057 |
823 |
0 |
0 |
T364 |
72672 |
599 |
0 |
0 |
T394 |
310387 |
5172 |
0 |
0 |
T395 |
82947 |
661 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
192 |
0 |
0 |
T131 |
595494 |
15 |
0 |
0 |
T132 |
715156 |
21 |
0 |
0 |
T133 |
304188 |
7 |
0 |
0 |
T360 |
342048 |
3 |
0 |
0 |
T361 |
42888 |
1 |
0 |
0 |
T362 |
72040 |
2 |
0 |
0 |
T363 |
90057 |
2 |
0 |
0 |
T364 |
72672 |
2 |
0 |
0 |
T394 |
310387 |
12 |
0 |
0 |
T395 |
82947 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T409 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
81650 |
0 |
0 |
T131 |
595494 |
6053 |
0 |
0 |
T132 |
715156 |
6472 |
0 |
0 |
T133 |
304188 |
2227 |
0 |
0 |
T360 |
342048 |
1638 |
0 |
0 |
T361 |
42888 |
323 |
0 |
0 |
T362 |
72040 |
617 |
0 |
0 |
T363 |
90057 |
719 |
0 |
0 |
T364 |
72672 |
567 |
0 |
0 |
T394 |
310387 |
3749 |
0 |
0 |
T395 |
82947 |
653 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
207 |
0 |
0 |
T131 |
595494 |
15 |
0 |
0 |
T132 |
715156 |
15 |
0 |
0 |
T133 |
304188 |
6 |
0 |
0 |
T360 |
342048 |
4 |
0 |
0 |
T361 |
42888 |
1 |
0 |
0 |
T362 |
72040 |
2 |
0 |
0 |
T363 |
90057 |
2 |
0 |
0 |
T364 |
72672 |
2 |
0 |
0 |
T394 |
310387 |
9 |
0 |
0 |
T395 |
82947 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T393,T9 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T9,T131 |
1 | 1 | Covered | T8,T393,T9 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T9,T131 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T393,T9 |
1 | 1 | Covered | T8,T9,T131 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T393,T9 |
0 |
0 |
1 |
Covered |
T8,T9,T131 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T393,T9 |
0 |
0 |
1 |
Covered |
T8,T9,T131 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
83784 |
0 |
0 |
T8 |
35998 |
243 |
0 |
0 |
T9 |
0 |
380 |
0 |
0 |
T10 |
151516 |
0 |
0 |
0 |
T131 |
0 |
6536 |
0 |
0 |
T132 |
0 |
9575 |
0 |
0 |
T133 |
0 |
5002 |
0 |
0 |
T142 |
46613 |
0 |
0 |
0 |
T164 |
14459 |
0 |
0 |
0 |
T228 |
101244 |
0 |
0 |
0 |
T360 |
0 |
1212 |
0 |
0 |
T361 |
0 |
248 |
0 |
0 |
T362 |
0 |
573 |
0 |
0 |
T363 |
0 |
652 |
0 |
0 |
T393 |
0 |
342 |
0 |
0 |
T410 |
40506 |
0 |
0 |
0 |
T411 |
29392 |
0 |
0 |
0 |
T412 |
78812 |
0 |
0 |
0 |
T413 |
445468 |
0 |
0 |
0 |
T414 |
228855 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
210 |
0 |
0 |
T8 |
35998 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
151516 |
0 |
0 |
0 |
T131 |
0 |
16 |
0 |
0 |
T132 |
0 |
23 |
0 |
0 |
T133 |
0 |
13 |
0 |
0 |
T142 |
46613 |
0 |
0 |
0 |
T164 |
14459 |
0 |
0 |
0 |
T228 |
101244 |
0 |
0 |
0 |
T360 |
0 |
3 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T362 |
0 |
2 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T394 |
0 |
7 |
0 |
0 |
T410 |
40506 |
0 |
0 |
0 |
T411 |
29392 |
0 |
0 |
0 |
T412 |
78812 |
0 |
0 |
0 |
T413 |
445468 |
0 |
0 |
0 |
T414 |
228855 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |