Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T415 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
75316 |
0 |
0 |
T131 |
595494 |
2367 |
0 |
0 |
T132 |
715156 |
4598 |
0 |
0 |
T133 |
304188 |
2517 |
0 |
0 |
T360 |
342048 |
3841 |
0 |
0 |
T361 |
42888 |
275 |
0 |
0 |
T362 |
72040 |
655 |
0 |
0 |
T363 |
90057 |
703 |
0 |
0 |
T364 |
72672 |
567 |
0 |
0 |
T394 |
310387 |
3688 |
0 |
0 |
T395 |
82947 |
697 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
193 |
0 |
0 |
T131 |
595494 |
6 |
0 |
0 |
T132 |
715156 |
11 |
0 |
0 |
T133 |
304188 |
7 |
0 |
0 |
T360 |
342048 |
9 |
0 |
0 |
T361 |
42888 |
1 |
0 |
0 |
T362 |
72040 |
2 |
0 |
0 |
T363 |
90057 |
2 |
0 |
0 |
T364 |
72672 |
2 |
0 |
0 |
T394 |
310387 |
9 |
0 |
0 |
T395 |
82947 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T80,T131,T362 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
73576 |
0 |
0 |
T131 |
595494 |
5271 |
0 |
0 |
T132 |
715156 |
6366 |
0 |
0 |
T133 |
304188 |
2597 |
0 |
0 |
T360 |
342048 |
791 |
0 |
0 |
T361 |
42888 |
308 |
0 |
0 |
T362 |
72040 |
511 |
0 |
0 |
T363 |
90057 |
793 |
0 |
0 |
T364 |
72672 |
536 |
0 |
0 |
T394 |
310387 |
2726 |
0 |
0 |
T395 |
82947 |
547 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
187 |
0 |
0 |
T131 |
595494 |
13 |
0 |
0 |
T132 |
715156 |
15 |
0 |
0 |
T133 |
304188 |
7 |
0 |
0 |
T360 |
342048 |
2 |
0 |
0 |
T361 |
42888 |
1 |
0 |
0 |
T362 |
72040 |
2 |
0 |
0 |
T363 |
90057 |
2 |
0 |
0 |
T364 |
72672 |
2 |
0 |
0 |
T394 |
310387 |
7 |
0 |
0 |
T395 |
82947 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T416 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
77158 |
0 |
0 |
T131 |
595494 |
5282 |
0 |
0 |
T132 |
715156 |
5177 |
0 |
0 |
T133 |
304188 |
1674 |
0 |
0 |
T360 |
342048 |
3446 |
0 |
0 |
T361 |
42888 |
266 |
0 |
0 |
T362 |
72040 |
583 |
0 |
0 |
T363 |
90057 |
776 |
0 |
0 |
T364 |
72672 |
563 |
0 |
0 |
T394 |
310387 |
3741 |
0 |
0 |
T395 |
82947 |
589 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
196 |
0 |
0 |
T131 |
595494 |
13 |
0 |
0 |
T132 |
715156 |
12 |
0 |
0 |
T133 |
304188 |
5 |
0 |
0 |
T360 |
342048 |
8 |
0 |
0 |
T361 |
42888 |
1 |
0 |
0 |
T362 |
72040 |
2 |
0 |
0 |
T363 |
90057 |
2 |
0 |
0 |
T364 |
72672 |
2 |
0 |
0 |
T394 |
310387 |
9 |
0 |
0 |
T395 |
82947 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
66946 |
0 |
0 |
T131 |
595494 |
7248 |
0 |
0 |
T132 |
715156 |
2478 |
0 |
0 |
T133 |
304188 |
3337 |
0 |
0 |
T360 |
342048 |
3806 |
0 |
0 |
T361 |
42888 |
251 |
0 |
0 |
T362 |
72040 |
511 |
0 |
0 |
T363 |
90057 |
705 |
0 |
0 |
T364 |
72672 |
615 |
0 |
0 |
T394 |
310387 |
2780 |
0 |
0 |
T395 |
82947 |
622 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
172 |
0 |
0 |
T131 |
595494 |
18 |
0 |
0 |
T132 |
715156 |
6 |
0 |
0 |
T133 |
304188 |
9 |
0 |
0 |
T360 |
342048 |
9 |
0 |
0 |
T361 |
42888 |
1 |
0 |
0 |
T362 |
72040 |
2 |
0 |
0 |
T363 |
90057 |
2 |
0 |
0 |
T364 |
72672 |
2 |
0 |
0 |
T394 |
310387 |
7 |
0 |
0 |
T395 |
82947 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T397 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
85131 |
0 |
0 |
T131 |
595494 |
6485 |
0 |
0 |
T132 |
715156 |
4078 |
0 |
0 |
T133 |
304188 |
2892 |
0 |
0 |
T360 |
342048 |
4219 |
0 |
0 |
T361 |
42888 |
277 |
0 |
0 |
T362 |
72040 |
654 |
0 |
0 |
T363 |
90057 |
685 |
0 |
0 |
T364 |
72672 |
541 |
0 |
0 |
T394 |
310387 |
464 |
0 |
0 |
T395 |
82947 |
595 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
217 |
0 |
0 |
T131 |
595494 |
16 |
0 |
0 |
T132 |
715156 |
10 |
0 |
0 |
T133 |
304188 |
8 |
0 |
0 |
T360 |
342048 |
10 |
0 |
0 |
T361 |
42888 |
1 |
0 |
0 |
T362 |
72040 |
2 |
0 |
0 |
T363 |
90057 |
2 |
0 |
0 |
T364 |
72672 |
2 |
0 |
0 |
T394 |
310387 |
1 |
0 |
0 |
T395 |
82947 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T417 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T131,T362,T132 |
1 | 1 | Covered | T131,T362,T132 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T131,T362,T132 |
0 |
0 |
1 |
Covered |
T131,T362,T132 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
68167 |
0 |
0 |
T131 |
595494 |
1645 |
0 |
0 |
T132 |
715156 |
7219 |
0 |
0 |
T133 |
304188 |
684 |
0 |
0 |
T360 |
342048 |
1230 |
0 |
0 |
T361 |
42888 |
281 |
0 |
0 |
T362 |
72040 |
533 |
0 |
0 |
T363 |
90057 |
724 |
0 |
0 |
T364 |
72672 |
634 |
0 |
0 |
T394 |
310387 |
820 |
0 |
0 |
T395 |
82947 |
588 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
173 |
0 |
0 |
T131 |
595494 |
4 |
0 |
0 |
T132 |
715156 |
17 |
0 |
0 |
T133 |
304188 |
2 |
0 |
0 |
T360 |
342048 |
3 |
0 |
0 |
T361 |
42888 |
1 |
0 |
0 |
T362 |
72040 |
2 |
0 |
0 |
T363 |
90057 |
2 |
0 |
0 |
T364 |
72672 |
2 |
0 |
0 |
T394 |
310387 |
2 |
0 |
0 |
T395 |
82947 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T7 |
1 | 1 | Covered | T1,T2,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T7 |
1 | 1 | Covered | T1,T2,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T7 |
0 |
0 |
1 |
Covered |
T1,T2,T7 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T7 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
91640 |
0 |
0 |
T1 |
48021 |
660 |
0 |
0 |
T2 |
0 |
687 |
0 |
0 |
T7 |
0 |
1548 |
0 |
0 |
T10 |
0 |
1611 |
0 |
0 |
T12 |
0 |
1300 |
0 |
0 |
T13 |
0 |
1674 |
0 |
0 |
T15 |
0 |
787 |
0 |
0 |
T16 |
0 |
1534 |
0 |
0 |
T18 |
61908 |
0 |
0 |
0 |
T44 |
38931 |
0 |
0 |
0 |
T59 |
52242 |
0 |
0 |
0 |
T87 |
19832 |
0 |
0 |
0 |
T88 |
21104 |
0 |
0 |
0 |
T97 |
0 |
728 |
0 |
0 |
T98 |
0 |
773 |
0 |
0 |
T99 |
41414 |
0 |
0 |
0 |
T100 |
37223 |
0 |
0 |
0 |
T101 |
21367 |
0 |
0 |
0 |
T102 |
35566 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682179 |
1471964 |
0 |
0 |
T1 |
1332 |
1161 |
0 |
0 |
T4 |
354 |
180 |
0 |
0 |
T5 |
1527 |
1354 |
0 |
0 |
T6 |
551 |
378 |
0 |
0 |
T17 |
641 |
467 |
0 |
0 |
T43 |
923 |
749 |
0 |
0 |
T59 |
679 |
505 |
0 |
0 |
T86 |
1308 |
1134 |
0 |
0 |
T87 |
384 |
211 |
0 |
0 |
T88 |
361 |
187 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
205 |
0 |
0 |
T1 |
48021 |
2 |
0 |
0 |
T2 |
0 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T18 |
61908 |
0 |
0 |
0 |
T44 |
38931 |
0 |
0 |
0 |
T59 |
52242 |
0 |
0 |
0 |
T87 |
19832 |
0 |
0 |
0 |
T88 |
21104 |
0 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T98 |
0 |
2 |
0 |
0 |
T99 |
41414 |
0 |
0 |
0 |
T100 |
37223 |
0 |
0 |
0 |
T101 |
21367 |
0 |
0 |
0 |
T102 |
35566 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134917295 |
134152738 |
0 |
0 |
T1 |
48021 |
47632 |
0 |
0 |
T4 |
23361 |
22390 |
0 |
0 |
T5 |
129981 |
129583 |
0 |
0 |
T6 |
37714 |
37192 |
0 |
0 |
T17 |
46372 |
45862 |
0 |
0 |
T43 |
59178 |
58439 |
0 |
0 |
T59 |
52242 |
51793 |
0 |
0 |
T86 |
127583 |
127119 |
0 |
0 |
T87 |
19832 |
19355 |
0 |
0 |
T88 |
21104 |
20375 |
0 |
0 |