Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T9,T146,T147 |
| 1 | 1 | Covered | T146,T147,T148 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T146,T147,T148 |
| 1 | 1 | Covered | T9,T146,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1740100 |
283 |
0 |
0 |
| T9 |
2407 |
1 |
0 |
0 |
| T11 |
725 |
0 |
0 |
0 |
| T146 |
0 |
21 |
0 |
0 |
| T147 |
0 |
14 |
0 |
0 |
| T148 |
0 |
11 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
13 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
5080 |
0 |
0 |
0 |
| T403 |
808 |
0 |
0 |
0 |
| T404 |
341 |
0 |
0 |
0 |
| T405 |
575 |
0 |
0 |
0 |
| T406 |
311 |
0 |
0 |
0 |
| T407 |
581 |
0 |
0 |
0 |
| T408 |
584 |
0 |
0 |
0 |
| T409 |
1550 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140641462 |
283 |
0 |
0 |
| T9 |
251846 |
1 |
0 |
0 |
| T11 |
43601 |
0 |
0 |
0 |
| T146 |
0 |
21 |
0 |
0 |
| T147 |
0 |
14 |
0 |
0 |
| T148 |
0 |
11 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
13 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
598332 |
0 |
0 |
0 |
| T403 |
53954 |
0 |
0 |
0 |
| T404 |
19396 |
0 |
0 |
0 |
| T405 |
38516 |
0 |
0 |
0 |
| T406 |
17110 |
0 |
0 |
0 |
| T407 |
52830 |
0 |
0 |
0 |
| T408 |
42473 |
0 |
0 |
0 |
| T409 |
156982 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T9,T146,T147 |
| 1 | 1 | Covered | T146,T147,T148 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T146,T147,T148 |
| 1 | 1 | Covered | T9,T146,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140641462 |
283 |
0 |
0 |
| T9 |
251846 |
1 |
0 |
0 |
| T11 |
43601 |
0 |
0 |
0 |
| T146 |
0 |
21 |
0 |
0 |
| T147 |
0 |
14 |
0 |
0 |
| T148 |
0 |
11 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
13 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
598332 |
0 |
0 |
0 |
| T403 |
53954 |
0 |
0 |
0 |
| T404 |
19396 |
0 |
0 |
0 |
| T405 |
38516 |
0 |
0 |
0 |
| T406 |
17110 |
0 |
0 |
0 |
| T407 |
52830 |
0 |
0 |
0 |
| T408 |
42473 |
0 |
0 |
0 |
| T409 |
156982 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1740100 |
283 |
0 |
0 |
| T9 |
2407 |
1 |
0 |
0 |
| T11 |
725 |
0 |
0 |
0 |
| T146 |
0 |
21 |
0 |
0 |
| T147 |
0 |
14 |
0 |
0 |
| T148 |
0 |
11 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
13 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
5080 |
0 |
0 |
0 |
| T403 |
808 |
0 |
0 |
0 |
| T404 |
341 |
0 |
0 |
0 |
| T405 |
575 |
0 |
0 |
0 |
| T406 |
311 |
0 |
0 |
0 |
| T407 |
581 |
0 |
0 |
0 |
| T408 |
584 |
0 |
0 |
0 |
| T409 |
1550 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T9,T146,T147 |
| 1 | 1 | Covered | T146,T147,T148 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T146,T147,T148 |
| 1 | 1 | Covered | T9,T146,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1740100 |
273 |
0 |
0 |
| T9 |
2407 |
1 |
0 |
0 |
| T11 |
725 |
0 |
0 |
0 |
| T146 |
0 |
12 |
0 |
0 |
| T147 |
0 |
23 |
0 |
0 |
| T148 |
0 |
3 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
14 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
5080 |
0 |
0 |
0 |
| T403 |
808 |
0 |
0 |
0 |
| T404 |
341 |
0 |
0 |
0 |
| T405 |
575 |
0 |
0 |
0 |
| T406 |
311 |
0 |
0 |
0 |
| T407 |
581 |
0 |
0 |
0 |
| T408 |
584 |
0 |
0 |
0 |
| T409 |
1550 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140641462 |
273 |
0 |
0 |
| T9 |
251846 |
1 |
0 |
0 |
| T11 |
43601 |
0 |
0 |
0 |
| T146 |
0 |
12 |
0 |
0 |
| T147 |
0 |
23 |
0 |
0 |
| T148 |
0 |
3 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
14 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
598332 |
0 |
0 |
0 |
| T403 |
53954 |
0 |
0 |
0 |
| T404 |
19396 |
0 |
0 |
0 |
| T405 |
38516 |
0 |
0 |
0 |
| T406 |
17110 |
0 |
0 |
0 |
| T407 |
52830 |
0 |
0 |
0 |
| T408 |
42473 |
0 |
0 |
0 |
| T409 |
156982 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T9,T146,T147 |
| 1 | 1 | Covered | T146,T147,T148 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T146,T147,T148 |
| 1 | 1 | Covered | T9,T146,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140641462 |
273 |
0 |
0 |
| T9 |
251846 |
1 |
0 |
0 |
| T11 |
43601 |
0 |
0 |
0 |
| T146 |
0 |
12 |
0 |
0 |
| T147 |
0 |
23 |
0 |
0 |
| T148 |
0 |
3 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
14 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
598332 |
0 |
0 |
0 |
| T403 |
53954 |
0 |
0 |
0 |
| T404 |
19396 |
0 |
0 |
0 |
| T405 |
38516 |
0 |
0 |
0 |
| T406 |
17110 |
0 |
0 |
0 |
| T407 |
52830 |
0 |
0 |
0 |
| T408 |
42473 |
0 |
0 |
0 |
| T409 |
156982 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1740100 |
273 |
0 |
0 |
| T9 |
2407 |
1 |
0 |
0 |
| T11 |
725 |
0 |
0 |
0 |
| T146 |
0 |
12 |
0 |
0 |
| T147 |
0 |
23 |
0 |
0 |
| T148 |
0 |
3 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
14 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
5080 |
0 |
0 |
0 |
| T403 |
808 |
0 |
0 |
0 |
| T404 |
341 |
0 |
0 |
0 |
| T405 |
575 |
0 |
0 |
0 |
| T406 |
311 |
0 |
0 |
0 |
| T407 |
581 |
0 |
0 |
0 |
| T408 |
584 |
0 |
0 |
0 |
| T409 |
1550 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T9,T146,T147 |
| 1 | 1 | Covered | T146,T147,T148 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T146,T147,T148 |
| 1 | 1 | Covered | T9,T146,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1740100 |
247 |
0 |
0 |
| T9 |
2407 |
1 |
0 |
0 |
| T11 |
725 |
0 |
0 |
0 |
| T146 |
0 |
13 |
0 |
0 |
| T147 |
0 |
6 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
9 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
5080 |
0 |
0 |
0 |
| T403 |
808 |
0 |
0 |
0 |
| T404 |
341 |
0 |
0 |
0 |
| T405 |
575 |
0 |
0 |
0 |
| T406 |
311 |
0 |
0 |
0 |
| T407 |
581 |
0 |
0 |
0 |
| T408 |
584 |
0 |
0 |
0 |
| T409 |
1550 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140641462 |
247 |
0 |
0 |
| T9 |
251846 |
1 |
0 |
0 |
| T11 |
43601 |
0 |
0 |
0 |
| T146 |
0 |
13 |
0 |
0 |
| T147 |
0 |
6 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
9 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
598332 |
0 |
0 |
0 |
| T403 |
53954 |
0 |
0 |
0 |
| T404 |
19396 |
0 |
0 |
0 |
| T405 |
38516 |
0 |
0 |
0 |
| T406 |
17110 |
0 |
0 |
0 |
| T407 |
52830 |
0 |
0 |
0 |
| T408 |
42473 |
0 |
0 |
0 |
| T409 |
156982 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T9,T146,T147 |
| 1 | 1 | Covered | T146,T147,T148 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T146,T147,T148 |
| 1 | 1 | Covered | T9,T146,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140641462 |
247 |
0 |
0 |
| T9 |
251846 |
1 |
0 |
0 |
| T11 |
43601 |
0 |
0 |
0 |
| T146 |
0 |
13 |
0 |
0 |
| T147 |
0 |
6 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
9 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
598332 |
0 |
0 |
0 |
| T403 |
53954 |
0 |
0 |
0 |
| T404 |
19396 |
0 |
0 |
0 |
| T405 |
38516 |
0 |
0 |
0 |
| T406 |
17110 |
0 |
0 |
0 |
| T407 |
52830 |
0 |
0 |
0 |
| T408 |
42473 |
0 |
0 |
0 |
| T409 |
156982 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1740100 |
247 |
0 |
0 |
| T9 |
2407 |
1 |
0 |
0 |
| T11 |
725 |
0 |
0 |
0 |
| T146 |
0 |
13 |
0 |
0 |
| T147 |
0 |
6 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
9 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
5080 |
0 |
0 |
0 |
| T403 |
808 |
0 |
0 |
0 |
| T404 |
341 |
0 |
0 |
0 |
| T405 |
575 |
0 |
0 |
0 |
| T406 |
311 |
0 |
0 |
0 |
| T407 |
581 |
0 |
0 |
0 |
| T408 |
584 |
0 |
0 |
0 |
| T409 |
1550 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T9,T146,T147 |
| 1 | 1 | Covered | T146,T147,T148 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T146,T147,T148 |
| 1 | 1 | Covered | T9,T146,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1740100 |
262 |
0 |
0 |
| T9 |
2407 |
1 |
0 |
0 |
| T11 |
725 |
0 |
0 |
0 |
| T146 |
0 |
11 |
0 |
0 |
| T147 |
0 |
12 |
0 |
0 |
| T148 |
0 |
9 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
10 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
5080 |
0 |
0 |
0 |
| T403 |
808 |
0 |
0 |
0 |
| T404 |
341 |
0 |
0 |
0 |
| T405 |
575 |
0 |
0 |
0 |
| T406 |
311 |
0 |
0 |
0 |
| T407 |
581 |
0 |
0 |
0 |
| T408 |
584 |
0 |
0 |
0 |
| T409 |
1550 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140641462 |
262 |
0 |
0 |
| T9 |
251846 |
1 |
0 |
0 |
| T11 |
43601 |
0 |
0 |
0 |
| T146 |
0 |
11 |
0 |
0 |
| T147 |
0 |
12 |
0 |
0 |
| T148 |
0 |
9 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
10 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
598332 |
0 |
0 |
0 |
| T403 |
53954 |
0 |
0 |
0 |
| T404 |
19396 |
0 |
0 |
0 |
| T405 |
38516 |
0 |
0 |
0 |
| T406 |
17110 |
0 |
0 |
0 |
| T407 |
52830 |
0 |
0 |
0 |
| T408 |
42473 |
0 |
0 |
0 |
| T409 |
156982 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T9,T146,T147 |
| 1 | 1 | Covered | T146,T147,T148 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T146,T147,T148 |
| 1 | 1 | Covered | T9,T146,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140641462 |
262 |
0 |
0 |
| T9 |
251846 |
1 |
0 |
0 |
| T11 |
43601 |
0 |
0 |
0 |
| T146 |
0 |
11 |
0 |
0 |
| T147 |
0 |
12 |
0 |
0 |
| T148 |
0 |
9 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
10 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
598332 |
0 |
0 |
0 |
| T403 |
53954 |
0 |
0 |
0 |
| T404 |
19396 |
0 |
0 |
0 |
| T405 |
38516 |
0 |
0 |
0 |
| T406 |
17110 |
0 |
0 |
0 |
| T407 |
52830 |
0 |
0 |
0 |
| T408 |
42473 |
0 |
0 |
0 |
| T409 |
156982 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1740100 |
262 |
0 |
0 |
| T9 |
2407 |
1 |
0 |
0 |
| T11 |
725 |
0 |
0 |
0 |
| T146 |
0 |
11 |
0 |
0 |
| T147 |
0 |
12 |
0 |
0 |
| T148 |
0 |
9 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
10 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
5080 |
0 |
0 |
0 |
| T403 |
808 |
0 |
0 |
0 |
| T404 |
341 |
0 |
0 |
0 |
| T405 |
575 |
0 |
0 |
0 |
| T406 |
311 |
0 |
0 |
0 |
| T407 |
581 |
0 |
0 |
0 |
| T408 |
584 |
0 |
0 |
0 |
| T409 |
1550 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T9,T146,T147 |
| 1 | 1 | Covered | T146,T147,T148 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T146,T147,T148 |
| 1 | 1 | Covered | T9,T146,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1740100 |
253 |
0 |
0 |
| T9 |
2407 |
1 |
0 |
0 |
| T11 |
725 |
0 |
0 |
0 |
| T146 |
0 |
5 |
0 |
0 |
| T147 |
0 |
8 |
0 |
0 |
| T148 |
0 |
7 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
7 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
5080 |
0 |
0 |
0 |
| T403 |
808 |
0 |
0 |
0 |
| T404 |
341 |
0 |
0 |
0 |
| T405 |
575 |
0 |
0 |
0 |
| T406 |
311 |
0 |
0 |
0 |
| T407 |
581 |
0 |
0 |
0 |
| T408 |
584 |
0 |
0 |
0 |
| T409 |
1550 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140641462 |
253 |
0 |
0 |
| T9 |
251846 |
1 |
0 |
0 |
| T11 |
43601 |
0 |
0 |
0 |
| T146 |
0 |
5 |
0 |
0 |
| T147 |
0 |
8 |
0 |
0 |
| T148 |
0 |
7 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
7 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
598332 |
0 |
0 |
0 |
| T403 |
53954 |
0 |
0 |
0 |
| T404 |
19396 |
0 |
0 |
0 |
| T405 |
38516 |
0 |
0 |
0 |
| T406 |
17110 |
0 |
0 |
0 |
| T407 |
52830 |
0 |
0 |
0 |
| T408 |
42473 |
0 |
0 |
0 |
| T409 |
156982 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T9,T146,T147 |
| 1 | 1 | Covered | T146,T147,T148 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T146,T147 |
| 1 | 0 | Covered | T146,T147,T148 |
| 1 | 1 | Covered | T9,T146,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140641462 |
253 |
0 |
0 |
| T9 |
251846 |
1 |
0 |
0 |
| T11 |
43601 |
0 |
0 |
0 |
| T146 |
0 |
5 |
0 |
0 |
| T147 |
0 |
8 |
0 |
0 |
| T148 |
0 |
7 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
7 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
598332 |
0 |
0 |
0 |
| T403 |
53954 |
0 |
0 |
0 |
| T404 |
19396 |
0 |
0 |
0 |
| T405 |
38516 |
0 |
0 |
0 |
| T406 |
17110 |
0 |
0 |
0 |
| T407 |
52830 |
0 |
0 |
0 |
| T408 |
42473 |
0 |
0 |
0 |
| T409 |
156982 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1740100 |
253 |
0 |
0 |
| T9 |
2407 |
1 |
0 |
0 |
| T11 |
725 |
0 |
0 |
0 |
| T146 |
0 |
5 |
0 |
0 |
| T147 |
0 |
8 |
0 |
0 |
| T148 |
0 |
7 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T366 |
0 |
7 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T402 |
5080 |
0 |
0 |
0 |
| T403 |
808 |
0 |
0 |
0 |
| T404 |
341 |
0 |
0 |
0 |
| T405 |
575 |
0 |
0 |
0 |
| T406 |
311 |
0 |
0 |
0 |
| T407 |
581 |
0 |
0 |
0 |
| T408 |
584 |
0 |
0 |
0 |
| T409 |
1550 |
0 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T3,T10 |
| 1 | 0 | Covered | T2,T3,T10 |
| 1 | 1 | Covered | T2,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T3,T10 |
| 1 | 0 | Covered | T2,T3,T10 |
| 1 | 1 | Covered | T2,T3,T10 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1740100 |
297 |
0 |
0 |
| T2 |
1305 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T49 |
940 |
0 |
0 |
0 |
| T73 |
2592 |
0 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T119 |
478 |
0 |
0 |
0 |
| T176 |
625 |
0 |
0 |
0 |
| T343 |
1012 |
0 |
0 |
0 |
| T361 |
2870 |
0 |
0 |
0 |
| T399 |
380 |
0 |
0 |
0 |
| T400 |
566 |
0 |
0 |
0 |
| T401 |
353 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140641462 |
300 |
0 |
0 |
| T2 |
46847 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
6 |
0 |
0 |
| T12 |
0 |
3 |
0 |
0 |
| T13 |
0 |
5 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T49 |
36371 |
0 |
0 |
0 |
| T73 |
287423 |
0 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T119 |
13945 |
0 |
0 |
0 |
| T176 |
37929 |
0 |
0 |
0 |
| T343 |
69107 |
0 |
0 |
0 |
| T361 |
319069 |
0 |
0 |
0 |
| T399 |
15224 |
0 |
0 |
0 |
| T400 |
41494 |
0 |
0 |
0 |
| T401 |
18652 |
0 |
0 |
0 |