Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T1,T2,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
10325 |
0 |
0 |
T1 |
39743 |
7 |
0 |
0 |
T2 |
149242 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T31 |
36016 |
0 |
0 |
0 |
T34 |
42301 |
0 |
0 |
0 |
T58 |
318879 |
0 |
0 |
0 |
T65 |
94489 |
0 |
0 |
0 |
T101 |
0 |
4 |
0 |
0 |
T102 |
18357 |
0 |
0 |
0 |
T103 |
71838 |
0 |
0 |
0 |
T104 |
66402 |
0 |
0 |
0 |
T105 |
407237 |
0 |
0 |
0 |
T106 |
301767 |
0 |
0 |
0 |
T141 |
174980 |
3 |
0 |
0 |
T142 |
2756032 |
49 |
0 |
0 |
T143 |
2611320 |
48 |
0 |
0 |
T346 |
1286920 |
13 |
0 |
0 |
T347 |
182684 |
3 |
0 |
0 |
T348 |
3782692 |
3 |
0 |
0 |
T380 |
2682556 |
5 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T389 |
191712 |
3 |
0 |
0 |
T390 |
215696 |
1 |
0 |
0 |
T391 |
1218584 |
4 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
10333 |
0 |
0 |
T1 |
77449 |
8 |
0 |
0 |
T2 |
4249 |
6 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
9 |
0 |
0 |
T14 |
0 |
3 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T31 |
68945 |
0 |
0 |
0 |
T34 |
82871 |
0 |
0 |
0 |
T58 |
629244 |
0 |
0 |
0 |
T65 |
184895 |
0 |
0 |
0 |
T101 |
0 |
6 |
0 |
0 |
T102 |
35565 |
0 |
0 |
0 |
T103 |
140907 |
0 |
0 |
0 |
T104 |
128718 |
0 |
0 |
0 |
T105 |
803746 |
0 |
0 |
0 |
T106 |
594540 |
0 |
0 |
0 |
T141 |
174980 |
10 |
0 |
0 |
T142 |
2756032 |
142 |
0 |
0 |
T143 |
2611320 |
164 |
0 |
0 |
T346 |
1286920 |
38 |
0 |
0 |
T347 |
182684 |
11 |
0 |
0 |
T348 |
3782692 |
10 |
0 |
0 |
T380 |
2682556 |
90 |
0 |
0 |
T387 |
0 |
3 |
0 |
0 |
T388 |
0 |
3 |
0 |
0 |
T389 |
191712 |
10 |
0 |
0 |
T390 |
215696 |
8 |
0 |
0 |
T391 |
1218584 |
32 |
0 |
0 |