Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T12,T13 |
1 | 0 | Covered | T1,T12,T13 |
1 | 1 | Covered | T1,T12,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T12,T13 |
1 | 0 | Covered | T1,T12,T13 |
1 | 1 | Covered | T1,T12,T13 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
206 |
0 |
0 |
T1 |
679 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T31 |
1029 |
0 |
0 |
0 |
T34 |
577 |
0 |
0 |
0 |
T58 |
2838 |
0 |
0 |
0 |
T65 |
1361 |
0 |
0 |
0 |
T102 |
383 |
0 |
0 |
0 |
T103 |
923 |
0 |
0 |
0 |
T104 |
1362 |
0 |
0 |
0 |
T105 |
3576 |
0 |
0 |
0 |
T106 |
2998 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
3 |
0 |
0 |
T143 |
0 |
17 |
0 |
0 |
T346 |
0 |
6 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
206 |
0 |
0 |
T1 |
38385 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T31 |
33958 |
0 |
0 |
0 |
T34 |
41147 |
0 |
0 |
0 |
T58 |
313203 |
0 |
0 |
0 |
T65 |
91767 |
0 |
0 |
0 |
T102 |
17591 |
0 |
0 |
0 |
T103 |
69992 |
0 |
0 |
0 |
T104 |
63678 |
0 |
0 |
0 |
T105 |
400085 |
0 |
0 |
0 |
T106 |
295771 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
3 |
0 |
0 |
T143 |
0 |
17 |
0 |
0 |
T346 |
0 |
6 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T12,T13 |
1 | 0 | Covered | T1,T12,T13 |
1 | 1 | Covered | T1,T12,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T12,T13 |
1 | 0 | Covered | T1,T12,T13 |
1 | 1 | Covered | T1,T12,T13 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
206 |
0 |
0 |
T1 |
38385 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T31 |
33958 |
0 |
0 |
0 |
T34 |
41147 |
0 |
0 |
0 |
T58 |
313203 |
0 |
0 |
0 |
T65 |
91767 |
0 |
0 |
0 |
T102 |
17591 |
0 |
0 |
0 |
T103 |
69992 |
0 |
0 |
0 |
T104 |
63678 |
0 |
0 |
0 |
T105 |
400085 |
0 |
0 |
0 |
T106 |
295771 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
3 |
0 |
0 |
T143 |
0 |
17 |
0 |
0 |
T346 |
0 |
6 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
206 |
0 |
0 |
T1 |
679 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T31 |
1029 |
0 |
0 |
0 |
T34 |
577 |
0 |
0 |
0 |
T58 |
2838 |
0 |
0 |
0 |
T65 |
1361 |
0 |
0 |
0 |
T102 |
383 |
0 |
0 |
0 |
T103 |
923 |
0 |
0 |
0 |
T104 |
1362 |
0 |
0 |
0 |
T105 |
3576 |
0 |
0 |
0 |
T106 |
2998 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
3 |
0 |
0 |
T143 |
0 |
17 |
0 |
0 |
T346 |
0 |
6 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
201 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
15 |
0 |
0 |
T143 |
5745 |
10 |
0 |
0 |
T346 |
3018 |
7 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
13 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
202 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
15 |
0 |
0 |
T143 |
647085 |
10 |
0 |
0 |
T346 |
318712 |
7 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
13 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
201 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
15 |
0 |
0 |
T143 |
647085 |
10 |
0 |
0 |
T346 |
318712 |
7 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
13 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
201 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
15 |
0 |
0 |
T143 |
5745 |
10 |
0 |
0 |
T346 |
3018 |
7 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
13 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
180 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
3 |
0 |
0 |
T143 |
5745 |
9 |
0 |
0 |
T346 |
3018 |
5 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
11 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
180 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
3 |
0 |
0 |
T143 |
647085 |
9 |
0 |
0 |
T346 |
318712 |
5 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
11 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
180 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
3 |
0 |
0 |
T143 |
647085 |
9 |
0 |
0 |
T346 |
318712 |
5 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
11 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
180 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
3 |
0 |
0 |
T143 |
5745 |
9 |
0 |
0 |
T346 |
3018 |
5 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
11 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
176 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
18 |
0 |
0 |
T143 |
5745 |
18 |
0 |
0 |
T346 |
3018 |
7 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
2 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
176 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
18 |
0 |
0 |
T143 |
647085 |
18 |
0 |
0 |
T346 |
318712 |
7 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
2 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
176 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
18 |
0 |
0 |
T143 |
647085 |
18 |
0 |
0 |
T346 |
318712 |
7 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
2 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
176 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
18 |
0 |
0 |
T143 |
5745 |
18 |
0 |
0 |
T346 |
3018 |
7 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
2 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
197 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
11 |
0 |
0 |
T143 |
5745 |
5 |
0 |
0 |
T346 |
3018 |
5 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
13 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
197 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
11 |
0 |
0 |
T143 |
647085 |
5 |
0 |
0 |
T346 |
318712 |
5 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
13 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
197 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
11 |
0 |
0 |
T143 |
647085 |
5 |
0 |
0 |
T346 |
318712 |
5 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
13 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
197 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
11 |
0 |
0 |
T143 |
5745 |
5 |
0 |
0 |
T346 |
3018 |
5 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
13 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T14,T15 |
1 | 0 | Covered | T2,T14,T15 |
1 | 1 | Covered | T2,T14,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T14,T15 |
1 | 0 | Covered | T2,T14,T15 |
1 | 1 | Covered | T2,T14,T15 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
230 |
0 |
0 |
T2 |
4249 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T101 |
0 |
4 |
0 |
0 |
T121 |
528 |
0 |
0 |
0 |
T322 |
725 |
0 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T396 |
666 |
0 |
0 |
0 |
T397 |
412 |
0 |
0 |
0 |
T398 |
2921 |
0 |
0 |
0 |
T399 |
934 |
0 |
0 |
0 |
T400 |
3343 |
0 |
0 |
0 |
T401 |
562 |
0 |
0 |
0 |
T402 |
592 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
231 |
0 |
0 |
T2 |
149242 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T16 |
0 |
3 |
0 |
0 |
T101 |
0 |
4 |
0 |
0 |
T121 |
52610 |
0 |
0 |
0 |
T322 |
51698 |
0 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T396 |
53026 |
0 |
0 |
0 |
T397 |
21980 |
0 |
0 |
0 |
T398 |
313441 |
0 |
0 |
0 |
T399 |
59915 |
0 |
0 |
0 |
T400 |
364718 |
0 |
0 |
0 |
T401 |
34983 |
0 |
0 |
0 |
T402 |
40051 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T14,T15 |
1 | 0 | Covered | T2,T14,T15 |
1 | 1 | Covered | T2,T14,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T14,T15 |
1 | 0 | Covered | T2,T14,T15 |
1 | 1 | Covered | T2,T14,T15 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
230 |
0 |
0 |
T2 |
149242 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T101 |
0 |
4 |
0 |
0 |
T121 |
52610 |
0 |
0 |
0 |
T322 |
51698 |
0 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T396 |
53026 |
0 |
0 |
0 |
T397 |
21980 |
0 |
0 |
0 |
T398 |
313441 |
0 |
0 |
0 |
T399 |
59915 |
0 |
0 |
0 |
T400 |
364718 |
0 |
0 |
0 |
T401 |
34983 |
0 |
0 |
0 |
T402 |
40051 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
230 |
0 |
0 |
T2 |
4249 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T101 |
0 |
4 |
0 |
0 |
T121 |
528 |
0 |
0 |
0 |
T322 |
725 |
0 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T396 |
666 |
0 |
0 |
0 |
T397 |
412 |
0 |
0 |
0 |
T398 |
2921 |
0 |
0 |
0 |
T399 |
934 |
0 |
0 |
0 |
T400 |
3343 |
0 |
0 |
0 |
T401 |
562 |
0 |
0 |
0 |
T402 |
592 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T131,T347 |
1 | 0 | Covered | T3,T131,T347 |
1 | 1 | Covered | T3,T142,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T131,T347 |
1 | 0 | Covered | T3,T142,T143 |
1 | 1 | Covered | T3,T131,T347 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
217 |
0 |
0 |
T3 |
975 |
2 |
0 |
0 |
T14 |
4578 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
14 |
0 |
0 |
T143 |
0 |
8 |
0 |
0 |
T262 |
345 |
0 |
0 |
0 |
T346 |
0 |
2 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T391 |
0 |
6 |
0 |
0 |
T403 |
441 |
0 |
0 |
0 |
T404 |
904 |
0 |
0 |
0 |
T405 |
743 |
0 |
0 |
0 |
T406 |
1059 |
0 |
0 |
0 |
T407 |
3284 |
0 |
0 |
0 |
T408 |
627 |
0 |
0 |
0 |
T409 |
874 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
218 |
0 |
0 |
T3 |
46040 |
3 |
0 |
0 |
T14 |
184561 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
14 |
0 |
0 |
T143 |
0 |
8 |
0 |
0 |
T262 |
9934 |
0 |
0 |
0 |
T346 |
0 |
2 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T391 |
0 |
6 |
0 |
0 |
T403 |
28287 |
0 |
0 |
0 |
T404 |
63045 |
0 |
0 |
0 |
T405 |
50377 |
0 |
0 |
0 |
T406 |
91222 |
0 |
0 |
0 |
T407 |
362819 |
0 |
0 |
0 |
T408 |
51829 |
0 |
0 |
0 |
T409 |
69728 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T131,T347 |
1 | 0 | Covered | T3,T131,T347 |
1 | 1 | Covered | T3,T142,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T131,T347 |
1 | 0 | Covered | T3,T142,T143 |
1 | 1 | Covered | T3,T131,T347 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
217 |
0 |
0 |
T3 |
46040 |
2 |
0 |
0 |
T14 |
184561 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
14 |
0 |
0 |
T143 |
0 |
8 |
0 |
0 |
T262 |
9934 |
0 |
0 |
0 |
T346 |
0 |
2 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T391 |
0 |
6 |
0 |
0 |
T403 |
28287 |
0 |
0 |
0 |
T404 |
63045 |
0 |
0 |
0 |
T405 |
50377 |
0 |
0 |
0 |
T406 |
91222 |
0 |
0 |
0 |
T407 |
362819 |
0 |
0 |
0 |
T408 |
51829 |
0 |
0 |
0 |
T409 |
69728 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
217 |
0 |
0 |
T3 |
975 |
2 |
0 |
0 |
T14 |
4578 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
14 |
0 |
0 |
T143 |
0 |
8 |
0 |
0 |
T262 |
345 |
0 |
0 |
0 |
T346 |
0 |
2 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T391 |
0 |
6 |
0 |
0 |
T403 |
441 |
0 |
0 |
0 |
T404 |
904 |
0 |
0 |
0 |
T405 |
743 |
0 |
0 |
0 |
T406 |
1059 |
0 |
0 |
0 |
T407 |
3284 |
0 |
0 |
0 |
T408 |
627 |
0 |
0 |
0 |
T409 |
874 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T131,T347 |
1 | 0 | Covered | T11,T131,T347 |
1 | 1 | Covered | T11,T142,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T131,T347 |
1 | 0 | Covered | T11,T142,T143 |
1 | 1 | Covered | T11,T131,T347 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
236 |
0 |
0 |
T11 |
423 |
2 |
0 |
0 |
T61 |
1664 |
0 |
0 |
0 |
T130 |
1669 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
14 |
0 |
0 |
T143 |
0 |
13 |
0 |
0 |
T201 |
810 |
0 |
0 |
0 |
T289 |
541 |
0 |
0 |
0 |
T346 |
0 |
11 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T391 |
0 |
12 |
0 |
0 |
T410 |
381 |
0 |
0 |
0 |
T411 |
486 |
0 |
0 |
0 |
T412 |
921 |
0 |
0 |
0 |
T413 |
577 |
0 |
0 |
0 |
T414 |
1459 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
237 |
0 |
0 |
T11 |
23949 |
3 |
0 |
0 |
T61 |
169707 |
0 |
0 |
0 |
T130 |
79192 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
14 |
0 |
0 |
T143 |
0 |
13 |
0 |
0 |
T201 |
64395 |
0 |
0 |
0 |
T289 |
24537 |
0 |
0 |
0 |
T346 |
0 |
11 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T391 |
0 |
12 |
0 |
0 |
T410 |
19401 |
0 |
0 |
0 |
T411 |
22945 |
0 |
0 |
0 |
T412 |
68279 |
0 |
0 |
0 |
T413 |
42572 |
0 |
0 |
0 |
T414 |
146514 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T131,T347 |
1 | 0 | Covered | T11,T131,T347 |
1 | 1 | Covered | T11,T142,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T131,T347 |
1 | 0 | Covered | T11,T142,T143 |
1 | 1 | Covered | T11,T131,T347 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
236 |
0 |
0 |
T11 |
23949 |
2 |
0 |
0 |
T61 |
169707 |
0 |
0 |
0 |
T130 |
79192 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
14 |
0 |
0 |
T143 |
0 |
13 |
0 |
0 |
T201 |
64395 |
0 |
0 |
0 |
T289 |
24537 |
0 |
0 |
0 |
T346 |
0 |
11 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T391 |
0 |
12 |
0 |
0 |
T410 |
19401 |
0 |
0 |
0 |
T411 |
22945 |
0 |
0 |
0 |
T412 |
68279 |
0 |
0 |
0 |
T413 |
42572 |
0 |
0 |
0 |
T414 |
146514 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
236 |
0 |
0 |
T11 |
423 |
2 |
0 |
0 |
T61 |
1664 |
0 |
0 |
0 |
T130 |
1669 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
14 |
0 |
0 |
T143 |
0 |
13 |
0 |
0 |
T201 |
810 |
0 |
0 |
0 |
T289 |
541 |
0 |
0 |
0 |
T346 |
0 |
11 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T391 |
0 |
12 |
0 |
0 |
T410 |
381 |
0 |
0 |
0 |
T411 |
486 |
0 |
0 |
0 |
T412 |
921 |
0 |
0 |
0 |
T413 |
577 |
0 |
0 |
0 |
T414 |
1459 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T12,T13 |
1 | 0 | Covered | T1,T12,T13 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T12,T13 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T1,T12,T13 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
234 |
0 |
0 |
T1 |
679 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T31 |
1029 |
0 |
0 |
0 |
T34 |
577 |
0 |
0 |
0 |
T58 |
2838 |
0 |
0 |
0 |
T65 |
1361 |
0 |
0 |
0 |
T102 |
383 |
0 |
0 |
0 |
T103 |
923 |
0 |
0 |
0 |
T104 |
1362 |
0 |
0 |
0 |
T105 |
3576 |
0 |
0 |
0 |
T106 |
2998 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
17 |
0 |
0 |
T143 |
0 |
13 |
0 |
0 |
T346 |
0 |
6 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
234 |
0 |
0 |
T1 |
38385 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T31 |
33958 |
0 |
0 |
0 |
T34 |
41147 |
0 |
0 |
0 |
T58 |
313203 |
0 |
0 |
0 |
T65 |
91767 |
0 |
0 |
0 |
T102 |
17591 |
0 |
0 |
0 |
T103 |
69992 |
0 |
0 |
0 |
T104 |
63678 |
0 |
0 |
0 |
T105 |
400085 |
0 |
0 |
0 |
T106 |
295771 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
17 |
0 |
0 |
T143 |
0 |
13 |
0 |
0 |
T346 |
0 |
6 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T12,T13 |
1 | 0 | Covered | T1,T12,T13 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T12,T13 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T1,T12,T13 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
234 |
0 |
0 |
T1 |
38385 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T31 |
33958 |
0 |
0 |
0 |
T34 |
41147 |
0 |
0 |
0 |
T58 |
313203 |
0 |
0 |
0 |
T65 |
91767 |
0 |
0 |
0 |
T102 |
17591 |
0 |
0 |
0 |
T103 |
69992 |
0 |
0 |
0 |
T104 |
63678 |
0 |
0 |
0 |
T105 |
400085 |
0 |
0 |
0 |
T106 |
295771 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
17 |
0 |
0 |
T143 |
0 |
13 |
0 |
0 |
T346 |
0 |
6 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
234 |
0 |
0 |
T1 |
679 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T31 |
1029 |
0 |
0 |
0 |
T34 |
577 |
0 |
0 |
0 |
T58 |
2838 |
0 |
0 |
0 |
T65 |
1361 |
0 |
0 |
0 |
T102 |
383 |
0 |
0 |
0 |
T103 |
923 |
0 |
0 |
0 |
T104 |
1362 |
0 |
0 |
0 |
T105 |
3576 |
0 |
0 |
0 |
T106 |
2998 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
17 |
0 |
0 |
T143 |
0 |
13 |
0 |
0 |
T346 |
0 |
6 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T391 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
202 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
15 |
0 |
0 |
T143 |
5745 |
22 |
0 |
0 |
T346 |
3018 |
1 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
5 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
202 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
15 |
0 |
0 |
T143 |
647085 |
22 |
0 |
0 |
T346 |
318712 |
1 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
5 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T391 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
202 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
15 |
0 |
0 |
T143 |
647085 |
22 |
0 |
0 |
T346 |
318712 |
1 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
5 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
202 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
15 |
0 |
0 |
T143 |
5745 |
22 |
0 |
0 |
T346 |
3018 |
1 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
5 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
213 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
16 |
0 |
0 |
T143 |
5745 |
15 |
0 |
0 |
T346 |
3018 |
5 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
20 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
213 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
16 |
0 |
0 |
T143 |
647085 |
15 |
0 |
0 |
T346 |
318712 |
5 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
20 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
213 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
16 |
0 |
0 |
T143 |
647085 |
15 |
0 |
0 |
T346 |
318712 |
5 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
20 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
213 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
16 |
0 |
0 |
T143 |
5745 |
15 |
0 |
0 |
T346 |
3018 |
5 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
20 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
188 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
14 |
0 |
0 |
T143 |
5745 |
15 |
0 |
0 |
T346 |
3018 |
3 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
7 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
188 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
14 |
0 |
0 |
T143 |
647085 |
15 |
0 |
0 |
T346 |
318712 |
3 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
7 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
188 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
14 |
0 |
0 |
T143 |
647085 |
15 |
0 |
0 |
T346 |
318712 |
3 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
7 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
188 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
14 |
0 |
0 |
T143 |
5745 |
15 |
0 |
0 |
T346 |
3018 |
3 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
7 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
211 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
9 |
0 |
0 |
T143 |
5745 |
17 |
0 |
0 |
T346 |
3018 |
4 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
13 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
211 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
9 |
0 |
0 |
T143 |
647085 |
17 |
0 |
0 |
T346 |
318712 |
4 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
13 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
211 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
9 |
0 |
0 |
T143 |
647085 |
17 |
0 |
0 |
T346 |
318712 |
4 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
13 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
211 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
9 |
0 |
0 |
T143 |
5745 |
17 |
0 |
0 |
T346 |
3018 |
4 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
13 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T14,T15 |
1 | 0 | Covered | T2,T14,T15 |
1 | 1 | Covered | T2,T10,T101 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T14,T15 |
1 | 0 | Covered | T2,T10,T101 |
1 | 1 | Covered | T2,T14,T15 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
233 |
0 |
0 |
T2 |
4249 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T121 |
528 |
0 |
0 |
0 |
T322 |
725 |
0 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T387 |
0 |
1 |
0 |
0 |
T388 |
0 |
1 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T396 |
666 |
0 |
0 |
0 |
T397 |
412 |
0 |
0 |
0 |
T398 |
2921 |
0 |
0 |
0 |
T399 |
934 |
0 |
0 |
0 |
T400 |
3343 |
0 |
0 |
0 |
T401 |
562 |
0 |
0 |
0 |
T402 |
592 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
233 |
0 |
0 |
T2 |
149242 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T121 |
52610 |
0 |
0 |
0 |
T322 |
51698 |
0 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T387 |
0 |
1 |
0 |
0 |
T388 |
0 |
1 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T396 |
53026 |
0 |
0 |
0 |
T397 |
21980 |
0 |
0 |
0 |
T398 |
313441 |
0 |
0 |
0 |
T399 |
59915 |
0 |
0 |
0 |
T400 |
364718 |
0 |
0 |
0 |
T401 |
34983 |
0 |
0 |
0 |
T402 |
40051 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T14,T15 |
1 | 0 | Covered | T2,T14,T15 |
1 | 1 | Covered | T2,T10,T101 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T14,T15 |
1 | 0 | Covered | T2,T10,T101 |
1 | 1 | Covered | T2,T14,T15 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
233 |
0 |
0 |
T2 |
149242 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T121 |
52610 |
0 |
0 |
0 |
T322 |
51698 |
0 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T387 |
0 |
1 |
0 |
0 |
T388 |
0 |
1 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T396 |
53026 |
0 |
0 |
0 |
T397 |
21980 |
0 |
0 |
0 |
T398 |
313441 |
0 |
0 |
0 |
T399 |
59915 |
0 |
0 |
0 |
T400 |
364718 |
0 |
0 |
0 |
T401 |
34983 |
0 |
0 |
0 |
T402 |
40051 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
233 |
0 |
0 |
T2 |
4249 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T121 |
528 |
0 |
0 |
0 |
T322 |
725 |
0 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T387 |
0 |
1 |
0 |
0 |
T388 |
0 |
1 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T396 |
666 |
0 |
0 |
0 |
T397 |
412 |
0 |
0 |
0 |
T398 |
2921 |
0 |
0 |
0 |
T399 |
934 |
0 |
0 |
0 |
T400 |
3343 |
0 |
0 |
0 |
T401 |
562 |
0 |
0 |
0 |
T402 |
592 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T131,T347 |
1 | 0 | Covered | T3,T131,T347 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T131,T347 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T3,T131,T347 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
269 |
0 |
0 |
T3 |
975 |
1 |
0 |
0 |
T14 |
4578 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
17 |
0 |
0 |
T143 |
0 |
23 |
0 |
0 |
T262 |
345 |
0 |
0 |
0 |
T346 |
0 |
10 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T391 |
0 |
5 |
0 |
0 |
T403 |
441 |
0 |
0 |
0 |
T404 |
904 |
0 |
0 |
0 |
T405 |
743 |
0 |
0 |
0 |
T406 |
1059 |
0 |
0 |
0 |
T407 |
3284 |
0 |
0 |
0 |
T408 |
627 |
0 |
0 |
0 |
T409 |
874 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
269 |
0 |
0 |
T3 |
46040 |
1 |
0 |
0 |
T14 |
184561 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
17 |
0 |
0 |
T143 |
0 |
23 |
0 |
0 |
T262 |
9934 |
0 |
0 |
0 |
T346 |
0 |
10 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T391 |
0 |
5 |
0 |
0 |
T403 |
28287 |
0 |
0 |
0 |
T404 |
63045 |
0 |
0 |
0 |
T405 |
50377 |
0 |
0 |
0 |
T406 |
91222 |
0 |
0 |
0 |
T407 |
362819 |
0 |
0 |
0 |
T408 |
51829 |
0 |
0 |
0 |
T409 |
69728 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T131,T347 |
1 | 0 | Covered | T3,T131,T347 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T131,T347 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T3,T131,T347 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
269 |
0 |
0 |
T3 |
46040 |
1 |
0 |
0 |
T14 |
184561 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
17 |
0 |
0 |
T143 |
0 |
23 |
0 |
0 |
T262 |
9934 |
0 |
0 |
0 |
T346 |
0 |
10 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T391 |
0 |
5 |
0 |
0 |
T403 |
28287 |
0 |
0 |
0 |
T404 |
63045 |
0 |
0 |
0 |
T405 |
50377 |
0 |
0 |
0 |
T406 |
91222 |
0 |
0 |
0 |
T407 |
362819 |
0 |
0 |
0 |
T408 |
51829 |
0 |
0 |
0 |
T409 |
69728 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
269 |
0 |
0 |
T3 |
975 |
1 |
0 |
0 |
T14 |
4578 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
17 |
0 |
0 |
T143 |
0 |
23 |
0 |
0 |
T262 |
345 |
0 |
0 |
0 |
T346 |
0 |
10 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T391 |
0 |
5 |
0 |
0 |
T403 |
441 |
0 |
0 |
0 |
T404 |
904 |
0 |
0 |
0 |
T405 |
743 |
0 |
0 |
0 |
T406 |
1059 |
0 |
0 |
0 |
T407 |
3284 |
0 |
0 |
0 |
T408 |
627 |
0 |
0 |
0 |
T409 |
874 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T131,T347 |
1 | 0 | Covered | T11,T131,T347 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T131,T347 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T11,T131,T347 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
185 |
0 |
0 |
T11 |
423 |
1 |
0 |
0 |
T61 |
1664 |
0 |
0 |
0 |
T130 |
1669 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
9 |
0 |
0 |
T143 |
0 |
11 |
0 |
0 |
T201 |
810 |
0 |
0 |
0 |
T289 |
541 |
0 |
0 |
0 |
T346 |
0 |
3 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T391 |
0 |
7 |
0 |
0 |
T410 |
381 |
0 |
0 |
0 |
T411 |
486 |
0 |
0 |
0 |
T412 |
921 |
0 |
0 |
0 |
T413 |
577 |
0 |
0 |
0 |
T414 |
1459 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
185 |
0 |
0 |
T11 |
23949 |
1 |
0 |
0 |
T61 |
169707 |
0 |
0 |
0 |
T130 |
79192 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
9 |
0 |
0 |
T143 |
0 |
11 |
0 |
0 |
T201 |
64395 |
0 |
0 |
0 |
T289 |
24537 |
0 |
0 |
0 |
T346 |
0 |
3 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T391 |
0 |
7 |
0 |
0 |
T410 |
19401 |
0 |
0 |
0 |
T411 |
22945 |
0 |
0 |
0 |
T412 |
68279 |
0 |
0 |
0 |
T413 |
42572 |
0 |
0 |
0 |
T414 |
146514 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T131,T347 |
1 | 0 | Covered | T11,T131,T347 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T131,T347 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T11,T131,T347 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
185 |
0 |
0 |
T11 |
23949 |
1 |
0 |
0 |
T61 |
169707 |
0 |
0 |
0 |
T130 |
79192 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
9 |
0 |
0 |
T143 |
0 |
11 |
0 |
0 |
T201 |
64395 |
0 |
0 |
0 |
T289 |
24537 |
0 |
0 |
0 |
T346 |
0 |
3 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T391 |
0 |
7 |
0 |
0 |
T410 |
19401 |
0 |
0 |
0 |
T411 |
22945 |
0 |
0 |
0 |
T412 |
68279 |
0 |
0 |
0 |
T413 |
42572 |
0 |
0 |
0 |
T414 |
146514 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
185 |
0 |
0 |
T11 |
423 |
1 |
0 |
0 |
T61 |
1664 |
0 |
0 |
0 |
T130 |
1669 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
9 |
0 |
0 |
T143 |
0 |
11 |
0 |
0 |
T201 |
810 |
0 |
0 |
0 |
T289 |
541 |
0 |
0 |
0 |
T346 |
0 |
3 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
1 |
0 |
0 |
T391 |
0 |
7 |
0 |
0 |
T410 |
381 |
0 |
0 |
0 |
T411 |
486 |
0 |
0 |
0 |
T412 |
921 |
0 |
0 |
0 |
T413 |
577 |
0 |
0 |
0 |
T414 |
1459 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
196 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
11 |
0 |
0 |
T143 |
5745 |
16 |
0 |
0 |
T346 |
3018 |
7 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
12 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
196 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
11 |
0 |
0 |
T143 |
647085 |
16 |
0 |
0 |
T346 |
318712 |
7 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
12 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
196 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
11 |
0 |
0 |
T143 |
647085 |
16 |
0 |
0 |
T346 |
318712 |
7 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
12 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
196 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
11 |
0 |
0 |
T143 |
5745 |
16 |
0 |
0 |
T346 |
3018 |
7 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
12 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T8,T9 |
1 | 0 | Covered | T7,T8,T9 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T8,T9 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
183 |
0 |
0 |
T7 |
815 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T80 |
835 |
0 |
0 |
0 |
T89 |
12801 |
0 |
0 |
0 |
T117 |
741 |
0 |
0 |
0 |
T125 |
1121 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
4 |
0 |
0 |
T143 |
0 |
10 |
0 |
0 |
T241 |
402 |
0 |
0 |
0 |
T307 |
1500 |
0 |
0 |
0 |
T346 |
0 |
2 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T416 |
529 |
0 |
0 |
0 |
T417 |
428 |
0 |
0 |
0 |
T418 |
1874 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
183 |
0 |
0 |
T7 |
35682 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T80 |
43208 |
0 |
0 |
0 |
T89 |
146598 |
0 |
0 |
0 |
T117 |
68904 |
0 |
0 |
0 |
T125 |
44782 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
4 |
0 |
0 |
T143 |
0 |
10 |
0 |
0 |
T241 |
20402 |
0 |
0 |
0 |
T307 |
143667 |
0 |
0 |
0 |
T346 |
0 |
2 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T416 |
34545 |
0 |
0 |
0 |
T417 |
15239 |
0 |
0 |
0 |
T418 |
89588 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T8,T9 |
1 | 0 | Covered | T7,T8,T9 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T8,T9 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
183 |
0 |
0 |
T7 |
35682 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T80 |
43208 |
0 |
0 |
0 |
T89 |
146598 |
0 |
0 |
0 |
T117 |
68904 |
0 |
0 |
0 |
T125 |
44782 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
4 |
0 |
0 |
T143 |
0 |
10 |
0 |
0 |
T241 |
20402 |
0 |
0 |
0 |
T307 |
143667 |
0 |
0 |
0 |
T346 |
0 |
2 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T416 |
34545 |
0 |
0 |
0 |
T417 |
15239 |
0 |
0 |
0 |
T418 |
89588 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
183 |
0 |
0 |
T7 |
815 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T80 |
835 |
0 |
0 |
0 |
T89 |
12801 |
0 |
0 |
0 |
T117 |
741 |
0 |
0 |
0 |
T125 |
1121 |
0 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
4 |
0 |
0 |
T143 |
0 |
10 |
0 |
0 |
T241 |
402 |
0 |
0 |
0 |
T307 |
1500 |
0 |
0 |
0 |
T346 |
0 |
2 |
0 |
0 |
T347 |
0 |
1 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T416 |
529 |
0 |
0 |
0 |
T417 |
428 |
0 |
0 |
0 |
T418 |
1874 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
222 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
24 |
0 |
0 |
T143 |
5745 |
6 |
0 |
0 |
T346 |
3018 |
5 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
11 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
222 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
24 |
0 |
0 |
T143 |
647085 |
6 |
0 |
0 |
T346 |
318712 |
5 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
11 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T131,T347,T141 |
1 | 1 | Covered | T142,T143,T346 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T131,T347,T141 |
1 | 0 | Covered | T142,T143,T346 |
1 | 1 | Covered | T131,T347,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137947231 |
222 |
0 |
0 |
T141 |
43098 |
1 |
0 |
0 |
T142 |
683044 |
24 |
0 |
0 |
T143 |
647085 |
6 |
0 |
0 |
T346 |
318712 |
5 |
0 |
0 |
T347 |
45070 |
1 |
0 |
0 |
T348 |
937565 |
1 |
0 |
0 |
T380 |
664530 |
11 |
0 |
0 |
T389 |
47153 |
1 |
0 |
0 |
T390 |
53157 |
1 |
0 |
0 |
T391 |
301910 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1679856 |
222 |
0 |
0 |
T141 |
647 |
1 |
0 |
0 |
T142 |
5964 |
24 |
0 |
0 |
T143 |
5745 |
6 |
0 |
0 |
T346 |
3018 |
5 |
0 |
0 |
T347 |
601 |
1 |
0 |
0 |
T348 |
8108 |
1 |
0 |
0 |
T380 |
6109 |
11 |
0 |
0 |
T389 |
775 |
1 |
0 |
0 |
T390 |
767 |
1 |
0 |
0 |
T391 |
2736 |
2 |
0 |
0 |