Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T1,T2 |
| 1 | 0 | Covered | T8,T1,T2 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T1,T2 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T8,T1,T2 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
148 |
0 |
0 |
| T1 |
0 |
6 |
0 |
0 |
| T2 |
0 |
6 |
0 |
0 |
| T3 |
4423 |
8 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
45993 |
11 |
0 |
0 |
| T12 |
0 |
10 |
0 |
0 |
| T13 |
0 |
6 |
0 |
0 |
| T14 |
20173 |
6 |
0 |
0 |
| T15 |
0 |
16 |
0 |
0 |
| T16 |
0 |
16 |
0 |
0 |
| T111 |
849 |
0 |
0 |
0 |
| T126 |
0 |
8 |
0 |
0 |
| T142 |
0 |
8 |
0 |
0 |
| T143 |
0 |
8 |
0 |
0 |
| T199 |
50913 |
0 |
0 |
0 |
| T238 |
995 |
0 |
0 |
0 |
| T273 |
459 |
0 |
0 |
0 |
| T296 |
65500 |
0 |
0 |
0 |
| T370 |
651 |
0 |
0 |
0 |
| T424 |
0 |
16 |
0 |
0 |
| T425 |
0 |
6 |
0 |
0 |
| T426 |
463 |
0 |
0 |
0 |
| T427 |
1035 |
0 |
0 |
0 |
| T428 |
407 |
0 |
0 |
0 |
| T429 |
1089 |
0 |
0 |
0 |
| T430 |
20315 |
0 |
0 |
0 |
| T431 |
51846 |
0 |
0 |
0 |
| T432 |
163634 |
0 |
0 |
0 |
| T433 |
315818 |
0 |
0 |
0 |
| T434 |
68490 |
0 |
0 |
0 |
| T435 |
67705 |
0 |
0 |
0 |
| T436 |
248852 |
0 |
0 |
0 |
| T437 |
42070 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
155 |
0 |
0 |
| T1 |
0 |
7 |
0 |
0 |
| T2 |
0 |
7 |
0 |
0 |
| T3 |
186060 |
8 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
45993 |
12 |
0 |
0 |
| T12 |
0 |
11 |
0 |
0 |
| T13 |
0 |
6 |
0 |
0 |
| T14 |
386 |
7 |
0 |
0 |
| T15 |
0 |
16 |
0 |
0 |
| T16 |
0 |
16 |
0 |
0 |
| T111 |
59747 |
0 |
0 |
0 |
| T126 |
0 |
8 |
0 |
0 |
| T142 |
0 |
8 |
0 |
0 |
| T143 |
0 |
8 |
0 |
0 |
| T199 |
124087 |
0 |
0 |
0 |
| T238 |
80647 |
0 |
0 |
0 |
| T273 |
23465 |
0 |
0 |
0 |
| T296 |
65500 |
0 |
0 |
0 |
| T370 |
58556 |
0 |
0 |
0 |
| T424 |
0 |
16 |
0 |
0 |
| T425 |
0 |
6 |
0 |
0 |
| T426 |
20334 |
0 |
0 |
0 |
| T427 |
100263 |
0 |
0 |
0 |
| T428 |
21754 |
0 |
0 |
0 |
| T429 |
56359 |
0 |
0 |
0 |
| T430 |
20315 |
0 |
0 |
0 |
| T431 |
51846 |
0 |
0 |
0 |
| T432 |
163634 |
0 |
0 |
0 |
| T433 |
315818 |
0 |
0 |
0 |
| T434 |
68490 |
0 |
0 |
0 |
| T435 |
67705 |
0 |
0 |
0 |
| T436 |
248852 |
0 |
0 |
0 |
| T437 |
42070 |
0 |
0 |
0 |