Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T39,T42,T43 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T39,T42,T43 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T39,T42,T43 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
11272 |
10814 |
0 |
0 |
selKnown1 |
105027 |
103710 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11272 |
10814 |
0 |
0 |
T23 |
2 |
1 |
0 |
0 |
T24 |
2 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T36 |
3 |
2 |
0 |
0 |
T42 |
289 |
288 |
0 |
0 |
T43 |
92 |
91 |
0 |
0 |
T46 |
32 |
31 |
0 |
0 |
T60 |
7 |
5 |
0 |
0 |
T61 |
28 |
26 |
0 |
0 |
T62 |
11 |
9 |
0 |
0 |
T63 |
8 |
28 |
0 |
0 |
T64 |
9 |
8 |
0 |
0 |
T78 |
6 |
5 |
0 |
0 |
T79 |
2 |
1 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T97 |
1 |
0 |
0 |
0 |
T213 |
3 |
2 |
0 |
0 |
T215 |
0 |
3 |
0 |
0 |
T216 |
0 |
3 |
0 |
0 |
T244 |
4 |
3 |
0 |
0 |
T245 |
10 |
9 |
0 |
0 |
T246 |
6 |
5 |
0 |
0 |
T247 |
3 |
2 |
0 |
0 |
T248 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105027 |
103710 |
0 |
0 |
T17 |
2 |
1 |
0 |
0 |
T18 |
2 |
1 |
0 |
0 |
T19 |
2 |
1 |
0 |
0 |
T31 |
2 |
1 |
0 |
0 |
T36 |
5 |
4 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T60 |
42 |
40 |
0 |
0 |
T61 |
34 |
32 |
0 |
0 |
T62 |
19 |
17 |
0 |
0 |
T63 |
24 |
22 |
0 |
0 |
T64 |
11 |
9 |
0 |
0 |
T65 |
545 |
544 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T91 |
1 |
0 |
0 |
0 |
T101 |
1 |
0 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
T222 |
0 |
1 |
0 |
0 |
T228 |
1 |
0 |
0 |
0 |
T244 |
7 |
13 |
0 |
0 |
T245 |
4 |
6 |
0 |
0 |
T246 |
12 |
21 |
0 |
0 |
T247 |
7 |
6 |
0 |
0 |
T249 |
0 |
4 |
0 |
0 |
T250 |
19 |
18 |
0 |
0 |
T251 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T36,T80 |
0 | 1 | Covered | T5,T36,T80 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T36,T80 |
1 | 1 | Covered | T5,T36,T80 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
819 |
700 |
0 |
0 |
T23 |
2 |
1 |
0 |
0 |
T24 |
2 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T36 |
3 |
2 |
0 |
0 |
T46 |
32 |
31 |
0 |
0 |
T78 |
6 |
5 |
0 |
0 |
T79 |
2 |
1 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T97 |
1 |
0 |
0 |
0 |
T213 |
3 |
2 |
0 |
0 |
T215 |
0 |
3 |
0 |
0 |
T216 |
0 |
3 |
0 |
0 |
T248 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1726 |
744 |
0 |
0 |
T17 |
2 |
1 |
0 |
0 |
T18 |
2 |
1 |
0 |
0 |
T19 |
2 |
1 |
0 |
0 |
T31 |
2 |
1 |
0 |
0 |
T36 |
5 |
4 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T91 |
1 |
0 |
0 |
0 |
T101 |
1 |
0 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
T222 |
0 |
1 |
0 |
0 |
T228 |
1 |
0 |
0 |
0 |
T249 |
0 |
4 |
0 |
0 |
T251 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T42,T43,T155 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T43,T155 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T42,T43,T155 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1329 |
1312 |
0 |
0 |
selKnown1 |
1211 |
1192 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1329 |
1312 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T42 |
289 |
288 |
0 |
0 |
T43 |
92 |
91 |
0 |
0 |
T60 |
4 |
3 |
0 |
0 |
T61 |
19 |
18 |
0 |
0 |
T62 |
6 |
5 |
0 |
0 |
T63 |
0 |
21 |
0 |
0 |
T155 |
554 |
553 |
0 |
0 |
T156 |
235 |
234 |
0 |
0 |
T252 |
19 |
18 |
0 |
0 |
T253 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1211 |
1192 |
0 |
0 |
T60 |
24 |
23 |
0 |
0 |
T61 |
18 |
17 |
0 |
0 |
T62 |
10 |
9 |
0 |
0 |
T63 |
10 |
9 |
0 |
0 |
T64 |
7 |
6 |
0 |
0 |
T65 |
545 |
544 |
0 |
0 |
T66 |
545 |
544 |
0 |
0 |
T156 |
1 |
0 |
0 |
0 |
T244 |
0 |
7 |
0 |
0 |
T245 |
0 |
3 |
0 |
0 |
T246 |
0 |
10 |
0 |
0 |
T252 |
1 |
0 |
0 |
0 |
T253 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T39,T40,T60 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T40,T65,T66 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T39,T40,T60 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60 |
48 |
0 |
0 |
T60 |
3 |
2 |
0 |
0 |
T61 |
9 |
8 |
0 |
0 |
T62 |
5 |
4 |
0 |
0 |
T63 |
8 |
7 |
0 |
0 |
T64 |
9 |
8 |
0 |
0 |
T244 |
4 |
3 |
0 |
0 |
T245 |
10 |
9 |
0 |
0 |
T246 |
6 |
5 |
0 |
0 |
T247 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113 |
100 |
0 |
0 |
T60 |
18 |
17 |
0 |
0 |
T61 |
16 |
15 |
0 |
0 |
T62 |
9 |
8 |
0 |
0 |
T63 |
14 |
13 |
0 |
0 |
T64 |
4 |
3 |
0 |
0 |
T244 |
7 |
6 |
0 |
0 |
T245 |
4 |
3 |
0 |
0 |
T246 |
12 |
11 |
0 |
0 |
T247 |
7 |
6 |
0 |
0 |
T250 |
19 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T39,T42,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T44,T65,T41 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T39,T42,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1338 |
1320 |
0 |
0 |
selKnown1 |
146 |
132 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1338 |
1320 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
289 |
288 |
0 |
0 |
T43 |
91 |
90 |
0 |
0 |
T60 |
6 |
5 |
0 |
0 |
T61 |
23 |
22 |
0 |
0 |
T62 |
4 |
3 |
0 |
0 |
T63 |
0 |
18 |
0 |
0 |
T155 |
546 |
545 |
0 |
0 |
T156 |
247 |
246 |
0 |
0 |
T252 |
19 |
18 |
0 |
0 |
T253 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146 |
132 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T60 |
30 |
29 |
0 |
0 |
T61 |
11 |
10 |
0 |
0 |
T62 |
10 |
9 |
0 |
0 |
T63 |
10 |
9 |
0 |
0 |
T64 |
7 |
6 |
0 |
0 |
T65 |
2 |
1 |
0 |
0 |
T66 |
2 |
1 |
0 |
0 |
T244 |
12 |
11 |
0 |
0 |
T245 |
17 |
16 |
0 |
0 |
T246 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T39,T41,T60 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T40,T65,T41 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T39,T41,T60 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
53 |
42 |
0 |
0 |
T60 |
3 |
2 |
0 |
0 |
T61 |
9 |
8 |
0 |
0 |
T63 |
9 |
8 |
0 |
0 |
T64 |
5 |
4 |
0 |
0 |
T245 |
7 |
6 |
0 |
0 |
T246 |
8 |
7 |
0 |
0 |
T247 |
7 |
6 |
0 |
0 |
T250 |
2 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120 |
106 |
0 |
0 |
T60 |
19 |
18 |
0 |
0 |
T61 |
12 |
11 |
0 |
0 |
T62 |
11 |
10 |
0 |
0 |
T63 |
10 |
9 |
0 |
0 |
T64 |
7 |
6 |
0 |
0 |
T244 |
8 |
7 |
0 |
0 |
T245 |
15 |
14 |
0 |
0 |
T246 |
7 |
6 |
0 |
0 |
T247 |
11 |
10 |
0 |
0 |
T250 |
16 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T42,T43,T155 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T41,T60,T61 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T42,T43,T155 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1650 |
1633 |
0 |
0 |
selKnown1 |
138 |
127 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1650 |
1633 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
392 |
391 |
0 |
0 |
T43 |
235 |
234 |
0 |
0 |
T60 |
6 |
5 |
0 |
0 |
T61 |
22 |
21 |
0 |
0 |
T62 |
3 |
2 |
0 |
0 |
T63 |
0 |
15 |
0 |
0 |
T64 |
0 |
15 |
0 |
0 |
T155 |
538 |
537 |
0 |
0 |
T156 |
369 |
368 |
0 |
0 |
T244 |
0 |
6 |
0 |
0 |
T252 |
1 |
0 |
0 |
0 |
T253 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138 |
127 |
0 |
0 |
T60 |
28 |
27 |
0 |
0 |
T61 |
12 |
11 |
0 |
0 |
T62 |
15 |
14 |
0 |
0 |
T63 |
7 |
6 |
0 |
0 |
T64 |
9 |
8 |
0 |
0 |
T244 |
4 |
3 |
0 |
0 |
T245 |
11 |
10 |
0 |
0 |
T246 |
21 |
20 |
0 |
0 |
T247 |
11 |
10 |
0 |
0 |
T250 |
19 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T39,T42,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T39,T40,T41 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T39,T42,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
75 |
59 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
3 |
2 |
0 |
0 |
T43 |
3 |
2 |
0 |
0 |
T60 |
3 |
2 |
0 |
0 |
T61 |
11 |
10 |
0 |
0 |
T62 |
5 |
4 |
0 |
0 |
T63 |
10 |
9 |
0 |
0 |
T64 |
3 |
2 |
0 |
0 |
T155 |
3 |
2 |
0 |
0 |
T156 |
3 |
2 |
0 |
0 |
T244 |
0 |
4 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115 |
102 |
0 |
0 |
T60 |
20 |
19 |
0 |
0 |
T61 |
11 |
10 |
0 |
0 |
T62 |
12 |
11 |
0 |
0 |
T63 |
9 |
8 |
0 |
0 |
T64 |
7 |
6 |
0 |
0 |
T244 |
2 |
1 |
0 |
0 |
T245 |
10 |
9 |
0 |
0 |
T246 |
14 |
13 |
0 |
0 |
T247 |
8 |
7 |
0 |
0 |
T250 |
19 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T42,T43,T155 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T39,T65,T66 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T42,T43,T155 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1668 |
1652 |
0 |
0 |
selKnown1 |
375 |
362 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1668 |
1652 |
0 |
0 |
T42 |
393 |
392 |
0 |
0 |
T43 |
234 |
233 |
0 |
0 |
T60 |
6 |
5 |
0 |
0 |
T61 |
23 |
22 |
0 |
0 |
T62 |
5 |
4 |
0 |
0 |
T63 |
21 |
20 |
0 |
0 |
T64 |
0 |
13 |
0 |
0 |
T155 |
530 |
529 |
0 |
0 |
T156 |
382 |
381 |
0 |
0 |
T244 |
0 |
7 |
0 |
0 |
T252 |
1 |
0 |
0 |
0 |
T253 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
375 |
362 |
0 |
0 |
T60 |
30 |
29 |
0 |
0 |
T61 |
12 |
11 |
0 |
0 |
T62 |
9 |
8 |
0 |
0 |
T63 |
11 |
10 |
0 |
0 |
T64 |
3 |
2 |
0 |
0 |
T65 |
125 |
124 |
0 |
0 |
T66 |
113 |
112 |
0 |
0 |
T244 |
10 |
9 |
0 |
0 |
T245 |
17 |
16 |
0 |
0 |
T246 |
16 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T39,T42,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T39,T65,T41 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T39,T42,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
67 |
51 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
3 |
2 |
0 |
0 |
T43 |
3 |
2 |
0 |
0 |
T60 |
3 |
2 |
0 |
0 |
T61 |
9 |
8 |
0 |
0 |
T62 |
4 |
3 |
0 |
0 |
T64 |
3 |
2 |
0 |
0 |
T155 |
3 |
2 |
0 |
0 |
T156 |
3 |
2 |
0 |
0 |
T244 |
5 |
4 |
0 |
0 |
T245 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100 |
86 |
0 |
0 |
T60 |
20 |
19 |
0 |
0 |
T61 |
16 |
15 |
0 |
0 |
T62 |
4 |
3 |
0 |
0 |
T63 |
8 |
7 |
0 |
0 |
T64 |
2 |
1 |
0 |
0 |
T244 |
4 |
3 |
0 |
0 |
T245 |
9 |
8 |
0 |
0 |
T246 |
10 |
9 |
0 |
0 |
T247 |
4 |
3 |
0 |
0 |
T250 |
19 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T24,T39 |
0 | 1 | Covered | T39,T44,T40 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T43,T44 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T24,T39 |
1 | 1 | Covered | T39,T44,T40 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1236 |
1214 |
0 |
0 |
selKnown1 |
1156 |
1129 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236 |
1214 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T60 |
10 |
9 |
0 |
0 |
T61 |
11 |
10 |
0 |
0 |
T62 |
19 |
18 |
0 |
0 |
T63 |
10 |
9 |
0 |
0 |
T64 |
18 |
17 |
0 |
0 |
T65 |
546 |
545 |
0 |
0 |
T66 |
546 |
545 |
0 |
0 |
T169 |
1 |
0 |
0 |
0 |
T244 |
0 |
12 |
0 |
0 |
T245 |
0 |
7 |
0 |
0 |
T246 |
0 |
15 |
0 |
0 |
T254 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1156 |
1129 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
252 |
251 |
0 |
0 |
T43 |
56 |
55 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T60 |
0 |
7 |
0 |
0 |
T61 |
0 |
17 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T63 |
0 |
17 |
0 |
0 |
T64 |
0 |
4 |
0 |
0 |
T65 |
1 |
0 |
0 |
0 |
T155 |
538 |
537 |
0 |
0 |
T156 |
0 |
198 |
0 |
0 |
T168 |
1 |
0 |
0 |
0 |
T244 |
0 |
3 |
0 |
0 |
T252 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T24,T39 |
0 | 1 | Covered | T39,T44,T40 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T43,T44 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T24,T39 |
1 | 1 | Covered | T39,T44,T40 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1236 |
1214 |
0 |
0 |
selKnown1 |
1157 |
1130 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236 |
1214 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T60 |
9 |
8 |
0 |
0 |
T61 |
11 |
10 |
0 |
0 |
T62 |
20 |
19 |
0 |
0 |
T63 |
11 |
10 |
0 |
0 |
T64 |
18 |
17 |
0 |
0 |
T65 |
546 |
545 |
0 |
0 |
T66 |
546 |
545 |
0 |
0 |
T169 |
1 |
0 |
0 |
0 |
T244 |
0 |
13 |
0 |
0 |
T245 |
0 |
7 |
0 |
0 |
T246 |
0 |
15 |
0 |
0 |
T254 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1157 |
1130 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
252 |
251 |
0 |
0 |
T43 |
56 |
55 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T60 |
0 |
5 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T63 |
0 |
18 |
0 |
0 |
T64 |
0 |
4 |
0 |
0 |
T65 |
1 |
0 |
0 |
0 |
T155 |
538 |
537 |
0 |
0 |
T156 |
0 |
198 |
0 |
0 |
T168 |
1 |
0 |
0 |
0 |
T244 |
0 |
3 |
0 |
0 |
T252 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T24,T39 |
0 | 1 | Covered | T39,T42,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T39,T42,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T24,T39 |
1 | 1 | Covered | T39,T42,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
177 |
150 |
0 |
0 |
selKnown1 |
1175 |
1147 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
177 |
150 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T60 |
10 |
9 |
0 |
0 |
T61 |
15 |
14 |
0 |
0 |
T62 |
0 |
23 |
0 |
0 |
T63 |
0 |
17 |
0 |
0 |
T64 |
0 |
19 |
0 |
0 |
T65 |
2 |
1 |
0 |
0 |
T66 |
2 |
1 |
0 |
0 |
T156 |
1 |
0 |
0 |
0 |
T169 |
1 |
0 |
0 |
0 |
T244 |
0 |
17 |
0 |
0 |
T245 |
0 |
14 |
0 |
0 |
T246 |
0 |
12 |
0 |
0 |
T252 |
1 |
0 |
0 |
0 |
T253 |
1 |
0 |
0 |
0 |
T254 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1175 |
1147 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
253 |
252 |
0 |
0 |
T43 |
55 |
54 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T60 |
0 |
4 |
0 |
0 |
T61 |
0 |
17 |
0 |
0 |
T62 |
0 |
5 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
8 |
0 |
0 |
T65 |
1 |
0 |
0 |
0 |
T155 |
530 |
529 |
0 |
0 |
T156 |
0 |
211 |
0 |
0 |
T168 |
1 |
0 |
0 |
0 |
T244 |
0 |
7 |
0 |
0 |
T252 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T24,T39 |
0 | 1 | Covered | T39,T42,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T39,T42,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T24,T39 |
1 | 1 | Covered | T39,T42,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
178 |
151 |
0 |
0 |
selKnown1 |
1172 |
1144 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178 |
151 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T60 |
9 |
8 |
0 |
0 |
T61 |
15 |
14 |
0 |
0 |
T62 |
0 |
23 |
0 |
0 |
T63 |
0 |
18 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
2 |
1 |
0 |
0 |
T66 |
2 |
1 |
0 |
0 |
T156 |
1 |
0 |
0 |
0 |
T169 |
1 |
0 |
0 |
0 |
T244 |
0 |
18 |
0 |
0 |
T245 |
0 |
14 |
0 |
0 |
T246 |
0 |
12 |
0 |
0 |
T252 |
1 |
0 |
0 |
0 |
T253 |
1 |
0 |
0 |
0 |
T254 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1172 |
1144 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
253 |
252 |
0 |
0 |
T43 |
55 |
54 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T60 |
0 |
5 |
0 |
0 |
T61 |
0 |
16 |
0 |
0 |
T62 |
0 |
6 |
0 |
0 |
T63 |
0 |
19 |
0 |
0 |
T64 |
0 |
9 |
0 |
0 |
T65 |
1 |
0 |
0 |
0 |
T155 |
530 |
529 |
0 |
0 |
T156 |
0 |
211 |
0 |
0 |
T168 |
1 |
0 |
0 |
0 |
T244 |
0 |
6 |
0 |
0 |
T252 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T24,T39 |
0 | 1 | Covered | T41,T60,T61 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T43,T155 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T24,T39 |
1 | 1 | Covered | T41,T60,T61 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
155 |
138 |
0 |
0 |
selKnown1 |
24087 |
24058 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155 |
138 |
0 |
0 |
T60 |
14 |
13 |
0 |
0 |
T61 |
15 |
14 |
0 |
0 |
T62 |
24 |
23 |
0 |
0 |
T63 |
13 |
12 |
0 |
0 |
T64 |
20 |
19 |
0 |
0 |
T244 |
11 |
10 |
0 |
0 |
T245 |
8 |
7 |
0 |
0 |
T246 |
10 |
9 |
0 |
0 |
T247 |
12 |
11 |
0 |
0 |
T250 |
21 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24087 |
24058 |
0 |
0 |
T38 |
2346 |
2345 |
0 |
0 |
T40 |
2 |
1 |
0 |
0 |
T42 |
426 |
425 |
0 |
0 |
T43 |
268 |
267 |
0 |
0 |
T70 |
20 |
19 |
0 |
0 |
T81 |
1414 |
1413 |
0 |
0 |
T83 |
2006 |
2005 |
0 |
0 |
T155 |
553 |
552 |
0 |
0 |
T197 |
1672 |
1671 |
0 |
0 |
T255 |
4750 |
4749 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T24,T39 |
0 | 1 | Covered | T41,T60,T61 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T43,T155 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T24,T39 |
1 | 1 | Covered | T41,T60,T61 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
154 |
137 |
0 |
0 |
selKnown1 |
24087 |
24058 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154 |
137 |
0 |
0 |
T60 |
16 |
15 |
0 |
0 |
T61 |
14 |
13 |
0 |
0 |
T62 |
24 |
23 |
0 |
0 |
T63 |
12 |
11 |
0 |
0 |
T64 |
20 |
19 |
0 |
0 |
T244 |
10 |
9 |
0 |
0 |
T245 |
8 |
7 |
0 |
0 |
T246 |
11 |
10 |
0 |
0 |
T247 |
12 |
11 |
0 |
0 |
T250 |
20 |
19 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24087 |
24058 |
0 |
0 |
T38 |
2346 |
2345 |
0 |
0 |
T40 |
2 |
1 |
0 |
0 |
T42 |
426 |
425 |
0 |
0 |
T43 |
268 |
267 |
0 |
0 |
T70 |
20 |
19 |
0 |
0 |
T81 |
1414 |
1413 |
0 |
0 |
T83 |
2006 |
2005 |
0 |
0 |
T155 |
553 |
552 |
0 |
0 |
T197 |
1672 |
1671 |
0 |
0 |
T255 |
4750 |
4749 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T24,T51 |
0 | 1 | Covered | T39,T42,T51 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T43,T155 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T24,T51 |
1 | 1 | Covered | T39,T42,T51 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
539 |
497 |
0 |
0 |
selKnown1 |
24078 |
24050 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
539 |
497 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T52 |
2 |
1 |
0 |
0 |
T53 |
2 |
1 |
0 |
0 |
T65 |
120 |
119 |
0 |
0 |
T155 |
1 |
0 |
0 |
0 |
T168 |
1 |
0 |
0 |
0 |
T256 |
31 |
30 |
0 |
0 |
T257 |
0 |
7 |
0 |
0 |
T258 |
0 |
1 |
0 |
0 |
T259 |
0 |
7 |
0 |
0 |
T260 |
0 |
1 |
0 |
0 |
T261 |
0 |
7 |
0 |
0 |
T262 |
0 |
31 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24078 |
24050 |
0 |
0 |
T38 |
2346 |
2345 |
0 |
0 |
T40 |
2 |
1 |
0 |
0 |
T42 |
426 |
425 |
0 |
0 |
T43 |
267 |
266 |
0 |
0 |
T70 |
20 |
19 |
0 |
0 |
T81 |
1414 |
1413 |
0 |
0 |
T83 |
2006 |
2005 |
0 |
0 |
T155 |
545 |
544 |
0 |
0 |
T197 |
1672 |
1671 |
0 |
0 |
T255 |
4750 |
4749 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T24,T51 |
0 | 1 | Covered | T39,T42,T51 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T43,T155 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T24,T51 |
1 | 1 | Covered | T39,T42,T51 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
538 |
496 |
0 |
0 |
selKnown1 |
24071 |
24043 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
538 |
496 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T52 |
2 |
1 |
0 |
0 |
T53 |
2 |
1 |
0 |
0 |
T65 |
120 |
119 |
0 |
0 |
T155 |
1 |
0 |
0 |
0 |
T168 |
1 |
0 |
0 |
0 |
T256 |
31 |
30 |
0 |
0 |
T257 |
0 |
7 |
0 |
0 |
T258 |
0 |
1 |
0 |
0 |
T259 |
0 |
7 |
0 |
0 |
T260 |
0 |
1 |
0 |
0 |
T261 |
0 |
7 |
0 |
0 |
T262 |
0 |
31 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24071 |
24043 |
0 |
0 |
T38 |
2346 |
2345 |
0 |
0 |
T40 |
2 |
1 |
0 |
0 |
T42 |
426 |
425 |
0 |
0 |
T43 |
267 |
266 |
0 |
0 |
T70 |
20 |
19 |
0 |
0 |
T81 |
1414 |
1413 |
0 |
0 |
T83 |
2006 |
2005 |
0 |
0 |
T155 |
545 |
544 |
0 |
0 |
T197 |
1672 |
1671 |
0 |
0 |
T255 |
4750 |
4749 |
0 |
0 |