Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
10336 |
0 |
0 |
| T1 |
1353 |
2 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T8 |
286899 |
6 |
0 |
0 |
| T10 |
26554 |
3 |
0 |
0 |
| T11 |
0 |
8 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T17 |
2252 |
0 |
0 |
0 |
| T18 |
2766 |
0 |
0 |
0 |
| T19 |
2564 |
0 |
0 |
0 |
| T20 |
2546 |
0 |
0 |
0 |
| T35 |
147754 |
0 |
0 |
0 |
| T45 |
781 |
0 |
0 |
0 |
| T56 |
2727 |
0 |
0 |
0 |
| T57 |
4749 |
0 |
0 |
0 |
| T89 |
1536 |
0 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T103 |
1295 |
0 |
0 |
0 |
| T135 |
17563 |
0 |
0 |
0 |
| T136 |
0 |
41 |
0 |
0 |
| T137 |
0 |
26 |
0 |
0 |
| T138 |
0 |
3 |
0 |
0 |
| T228 |
110570 |
0 |
0 |
0 |
| T315 |
101827 |
0 |
0 |
0 |
| T376 |
0 |
22 |
0 |
0 |
| T377 |
0 |
10 |
0 |
0 |
| T378 |
0 |
5 |
0 |
0 |
| T379 |
0 |
5 |
0 |
0 |
| T380 |
0 |
5 |
0 |
0 |
| T399 |
0 |
6 |
0 |
0 |
| T406 |
0 |
4 |
0 |
0 |
| T407 |
58305 |
0 |
0 |
0 |
| T408 |
60235 |
0 |
0 |
0 |
| T409 |
228605 |
0 |
0 |
0 |
| T410 |
11228 |
0 |
0 |
0 |
| T411 |
41392 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
10344 |
0 |
0 |
| T1 |
52420 |
2 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T8 |
2724 |
6 |
0 |
0 |
| T10 |
26554 |
4 |
0 |
0 |
| T11 |
0 |
9 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T17 |
185215 |
0 |
0 |
0 |
| T18 |
299460 |
0 |
0 |
0 |
| T19 |
280999 |
0 |
0 |
0 |
| T20 |
275989 |
0 |
0 |
0 |
| T35 |
147754 |
0 |
0 |
0 |
| T45 |
54997 |
0 |
0 |
0 |
| T56 |
308329 |
0 |
0 |
0 |
| T57 |
532486 |
0 |
0 |
0 |
| T89 |
155715 |
0 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T103 |
71163 |
0 |
0 |
0 |
| T135 |
17563 |
0 |
0 |
0 |
| T136 |
0 |
41 |
0 |
0 |
| T137 |
0 |
26 |
0 |
0 |
| T138 |
0 |
3 |
0 |
0 |
| T228 |
110570 |
0 |
0 |
0 |
| T315 |
101827 |
0 |
0 |
0 |
| T376 |
0 |
22 |
0 |
0 |
| T377 |
0 |
10 |
0 |
0 |
| T378 |
0 |
5 |
0 |
0 |
| T379 |
0 |
5 |
0 |
0 |
| T380 |
0 |
5 |
0 |
0 |
| T399 |
0 |
6 |
0 |
0 |
| T406 |
0 |
4 |
0 |
0 |
| T407 |
58305 |
0 |
0 |
0 |
| T408 |
60235 |
0 |
0 |
0 |
| T409 |
228605 |
0 |
0 |
0 |
| T410 |
11228 |
0 |
0 |
0 |
| T411 |
41392 |
0 |
0 |
0 |