Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T10,T11,T8 |
| 1 | 0 | Covered | T10,T11,T8 |
| 1 | 1 | Covered | T10,T11,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T10,T11,T8 |
| 1 | 0 | Covered | T10,T11,T12 |
| 1 | 1 | Covered | T10,T11,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
207 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
432 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T35 |
1426 |
0 |
0 |
0 |
| T135 |
369 |
0 |
0 |
0 |
| T136 |
0 |
3 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T228 |
9014 |
0 |
0 |
0 |
| T315 |
1056 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T407 |
856 |
0 |
0 |
0 |
| T408 |
752 |
0 |
0 |
0 |
| T409 |
2093 |
0 |
0 |
0 |
| T410 |
337 |
0 |
0 |
0 |
| T411 |
578 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
207 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
26122 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T35 |
146328 |
0 |
0 |
0 |
| T135 |
17194 |
0 |
0 |
0 |
| T136 |
0 |
3 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T228 |
101556 |
0 |
0 |
0 |
| T315 |
100771 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T407 |
57449 |
0 |
0 |
0 |
| T408 |
59483 |
0 |
0 |
0 |
| T409 |
226512 |
0 |
0 |
0 |
| T410 |
10891 |
0 |
0 |
0 |
| T411 |
40814 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T10,T11,T8 |
| 1 | 0 | Covered | T10,T11,T8 |
| 1 | 1 | Covered | T10,T11,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T10,T11,T8 |
| 1 | 0 | Covered | T10,T11,T12 |
| 1 | 1 | Covered | T10,T11,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
207 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
26122 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T35 |
146328 |
0 |
0 |
0 |
| T135 |
17194 |
0 |
0 |
0 |
| T136 |
0 |
3 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T228 |
101556 |
0 |
0 |
0 |
| T315 |
100771 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T407 |
57449 |
0 |
0 |
0 |
| T408 |
59483 |
0 |
0 |
0 |
| T409 |
226512 |
0 |
0 |
0 |
| T410 |
10891 |
0 |
0 |
0 |
| T411 |
40814 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
207 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
432 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T35 |
1426 |
0 |
0 |
0 |
| T135 |
369 |
0 |
0 |
0 |
| T136 |
0 |
3 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T228 |
9014 |
0 |
0 |
0 |
| T315 |
1056 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T407 |
856 |
0 |
0 |
0 |
| T408 |
752 |
0 |
0 |
0 |
| T409 |
2093 |
0 |
0 |
0 |
| T410 |
337 |
0 |
0 |
0 |
| T411 |
578 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
211 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
4 |
0 |
0 |
| T137 |
0 |
8 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
8 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
211 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
4 |
0 |
0 |
| T137 |
0 |
8 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
8 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
211 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
4 |
0 |
0 |
| T137 |
0 |
8 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
8 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
211 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
4 |
0 |
0 |
| T137 |
0 |
8 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
8 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T15,T8,T377 |
| 1 | 0 | Covered | T15,T8,T377 |
| 1 | 1 | Covered | T15,T377,T136 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T15,T8,T377 |
| 1 | 0 | Covered | T15,T377,T136 |
| 1 | 1 | Covered | T15,T8,T377 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
205 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T15 |
902 |
2 |
0 |
0 |
| T81 |
732 |
0 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T137 |
0 |
9 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T310 |
622 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
2854 |
0 |
0 |
0 |
| T422 |
1027 |
0 |
0 |
0 |
| T423 |
701 |
0 |
0 |
0 |
| T424 |
721 |
0 |
0 |
0 |
| T425 |
1202 |
0 |
0 |
0 |
| T426 |
953 |
0 |
0 |
0 |
| T427 |
850 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
206 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T15 |
43555 |
3 |
0 |
0 |
| T81 |
52937 |
0 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T137 |
0 |
9 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T310 |
38770 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
311247 |
0 |
0 |
0 |
| T422 |
71868 |
0 |
0 |
0 |
| T423 |
55699 |
0 |
0 |
0 |
| T424 |
40956 |
0 |
0 |
0 |
| T425 |
120034 |
0 |
0 |
0 |
| T426 |
65878 |
0 |
0 |
0 |
| T427 |
59425 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T15,T8,T377 |
| 1 | 0 | Covered | T15,T8,T377 |
| 1 | 1 | Covered | T15,T377,T136 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T15,T8,T377 |
| 1 | 0 | Covered | T15,T377,T136 |
| 1 | 1 | Covered | T15,T8,T377 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
205 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T15 |
43555 |
2 |
0 |
0 |
| T81 |
52937 |
0 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T137 |
0 |
9 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T310 |
38770 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
311247 |
0 |
0 |
0 |
| T422 |
71868 |
0 |
0 |
0 |
| T423 |
55699 |
0 |
0 |
0 |
| T424 |
40956 |
0 |
0 |
0 |
| T425 |
120034 |
0 |
0 |
0 |
| T426 |
65878 |
0 |
0 |
0 |
| T427 |
59425 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
205 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T15 |
902 |
2 |
0 |
0 |
| T81 |
732 |
0 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T137 |
0 |
9 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T310 |
622 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
2854 |
0 |
0 |
0 |
| T422 |
1027 |
0 |
0 |
0 |
| T423 |
701 |
0 |
0 |
0 |
| T424 |
721 |
0 |
0 |
0 |
| T425 |
1202 |
0 |
0 |
0 |
| T426 |
953 |
0 |
0 |
0 |
| T427 |
850 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T137,T399 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T137,T399 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
193 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
1 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
7 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
193 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
1 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
7 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T137,T399 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T137,T399 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
193 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
1 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
7 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
193 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
1 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
7 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T16,T8,T377 |
| 1 | 0 | Covered | T16,T8,T377 |
| 1 | 1 | Covered | T16,T377,T136 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T16,T8,T377 |
| 1 | 0 | Covered | T16,T377,T136 |
| 1 | 1 | Covered | T16,T8,T377 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
197 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T16 |
533 |
2 |
0 |
0 |
| T105 |
4257 |
0 |
0 |
0 |
| T136 |
0 |
6 |
0 |
0 |
| T137 |
0 |
3 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T271 |
825 |
0 |
0 |
0 |
| T272 |
644 |
0 |
0 |
0 |
| T273 |
2973 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T428 |
2928 |
0 |
0 |
0 |
| T429 |
799 |
0 |
0 |
0 |
| T430 |
476 |
0 |
0 |
0 |
| T431 |
995 |
0 |
0 |
0 |
| T432 |
568 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
198 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T16 |
19930 |
3 |
0 |
0 |
| T105 |
496898 |
0 |
0 |
0 |
| T136 |
0 |
6 |
0 |
0 |
| T137 |
0 |
3 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T271 |
61311 |
0 |
0 |
0 |
| T272 |
54211 |
0 |
0 |
0 |
| T273 |
323204 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T428 |
177483 |
0 |
0 |
0 |
| T429 |
65669 |
0 |
0 |
0 |
| T430 |
22589 |
0 |
0 |
0 |
| T431 |
43604 |
0 |
0 |
0 |
| T432 |
41001 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T16,T8,T377 |
| 1 | 0 | Covered | T16,T8,T377 |
| 1 | 1 | Covered | T16,T377,T136 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T16,T8,T377 |
| 1 | 0 | Covered | T16,T377,T136 |
| 1 | 1 | Covered | T16,T8,T377 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
197 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T16 |
19930 |
2 |
0 |
0 |
| T105 |
496898 |
0 |
0 |
0 |
| T136 |
0 |
6 |
0 |
0 |
| T137 |
0 |
3 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T271 |
61311 |
0 |
0 |
0 |
| T272 |
54211 |
0 |
0 |
0 |
| T273 |
323204 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T428 |
177483 |
0 |
0 |
0 |
| T429 |
65669 |
0 |
0 |
0 |
| T430 |
22589 |
0 |
0 |
0 |
| T431 |
43604 |
0 |
0 |
0 |
| T432 |
41001 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
197 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T16 |
533 |
2 |
0 |
0 |
| T105 |
4257 |
0 |
0 |
0 |
| T136 |
0 |
6 |
0 |
0 |
| T137 |
0 |
3 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T271 |
825 |
0 |
0 |
0 |
| T272 |
644 |
0 |
0 |
0 |
| T273 |
2973 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T428 |
2928 |
0 |
0 |
0 |
| T429 |
799 |
0 |
0 |
0 |
| T430 |
476 |
0 |
0 |
0 |
| T431 |
995 |
0 |
0 |
0 |
| T432 |
568 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
247 |
0 |
0 |
| T1 |
1353 |
2 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T17 |
2252 |
0 |
0 |
0 |
| T18 |
2766 |
0 |
0 |
0 |
| T19 |
2564 |
0 |
0 |
0 |
| T20 |
2546 |
0 |
0 |
0 |
| T45 |
781 |
0 |
0 |
0 |
| T56 |
2727 |
0 |
0 |
0 |
| T57 |
4749 |
0 |
0 |
0 |
| T89 |
1536 |
0 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T103 |
1295 |
0 |
0 |
0 |
| T406 |
0 |
4 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
248 |
0 |
0 |
| T1 |
52420 |
2 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T13 |
0 |
3 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T17 |
185215 |
0 |
0 |
0 |
| T18 |
299460 |
0 |
0 |
0 |
| T19 |
280999 |
0 |
0 |
0 |
| T20 |
275989 |
0 |
0 |
0 |
| T45 |
54997 |
0 |
0 |
0 |
| T56 |
308329 |
0 |
0 |
0 |
| T57 |
532486 |
0 |
0 |
0 |
| T89 |
155715 |
0 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T103 |
71163 |
0 |
0 |
0 |
| T406 |
0 |
4 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
247 |
0 |
0 |
| T1 |
52420 |
2 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T17 |
185215 |
0 |
0 |
0 |
| T18 |
299460 |
0 |
0 |
0 |
| T19 |
280999 |
0 |
0 |
0 |
| T20 |
275989 |
0 |
0 |
0 |
| T45 |
54997 |
0 |
0 |
0 |
| T56 |
308329 |
0 |
0 |
0 |
| T57 |
532486 |
0 |
0 |
0 |
| T89 |
155715 |
0 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T103 |
71163 |
0 |
0 |
0 |
| T406 |
0 |
4 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
247 |
0 |
0 |
| T1 |
1353 |
2 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T17 |
2252 |
0 |
0 |
0 |
| T18 |
2766 |
0 |
0 |
0 |
| T19 |
2564 |
0 |
0 |
0 |
| T20 |
2546 |
0 |
0 |
0 |
| T45 |
781 |
0 |
0 |
0 |
| T56 |
2727 |
0 |
0 |
0 |
| T57 |
4749 |
0 |
0 |
0 |
| T89 |
1536 |
0 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T103 |
1295 |
0 |
0 |
0 |
| T406 |
0 |
4 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
210 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
9 |
0 |
0 |
| T137 |
0 |
8 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
12 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
210 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
9 |
0 |
0 |
| T137 |
0 |
8 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
12 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
210 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
9 |
0 |
0 |
| T137 |
0 |
8 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
12 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
210 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
9 |
0 |
0 |
| T137 |
0 |
8 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
12 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T399 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T399 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
205 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
12 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
14 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
| T434 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
205 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
12 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
14 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
| T434 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T399 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T399 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
205 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
12 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
14 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
| T434 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
205 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
12 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
14 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
| T434 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T10,T11,T8 |
| 1 | 0 | Covered | T10,T11,T8 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T10,T11,T8 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T10,T11,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
183 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
432 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T35 |
1426 |
0 |
0 |
0 |
| T135 |
369 |
0 |
0 |
0 |
| T136 |
0 |
11 |
0 |
0 |
| T137 |
0 |
3 |
0 |
0 |
| T228 |
9014 |
0 |
0 |
0 |
| T315 |
1056 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T407 |
856 |
0 |
0 |
0 |
| T408 |
752 |
0 |
0 |
0 |
| T409 |
2093 |
0 |
0 |
0 |
| T410 |
337 |
0 |
0 |
0 |
| T411 |
578 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
183 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
26122 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T35 |
146328 |
0 |
0 |
0 |
| T135 |
17194 |
0 |
0 |
0 |
| T136 |
0 |
11 |
0 |
0 |
| T137 |
0 |
3 |
0 |
0 |
| T228 |
101556 |
0 |
0 |
0 |
| T315 |
100771 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T407 |
57449 |
0 |
0 |
0 |
| T408 |
59483 |
0 |
0 |
0 |
| T409 |
226512 |
0 |
0 |
0 |
| T410 |
10891 |
0 |
0 |
0 |
| T411 |
40814 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T10,T11,T8 |
| 1 | 0 | Covered | T10,T11,T8 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T10,T11,T8 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T10,T11,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
183 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
26122 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T35 |
146328 |
0 |
0 |
0 |
| T135 |
17194 |
0 |
0 |
0 |
| T136 |
0 |
11 |
0 |
0 |
| T137 |
0 |
3 |
0 |
0 |
| T228 |
101556 |
0 |
0 |
0 |
| T315 |
100771 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T407 |
57449 |
0 |
0 |
0 |
| T408 |
59483 |
0 |
0 |
0 |
| T409 |
226512 |
0 |
0 |
0 |
| T410 |
10891 |
0 |
0 |
0 |
| T411 |
40814 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
183 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
432 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T35 |
1426 |
0 |
0 |
0 |
| T135 |
369 |
0 |
0 |
0 |
| T136 |
0 |
11 |
0 |
0 |
| T137 |
0 |
3 |
0 |
0 |
| T228 |
9014 |
0 |
0 |
0 |
| T315 |
1056 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T407 |
856 |
0 |
0 |
0 |
| T408 |
752 |
0 |
0 |
0 |
| T409 |
2093 |
0 |
0 |
0 |
| T410 |
337 |
0 |
0 |
0 |
| T411 |
578 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
224 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
8 |
0 |
0 |
| T137 |
0 |
6 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
11 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
224 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
8 |
0 |
0 |
| T137 |
0 |
6 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
11 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
224 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
8 |
0 |
0 |
| T137 |
0 |
6 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
11 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
224 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
8 |
0 |
0 |
| T137 |
0 |
6 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
11 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T15,T8,T377 |
| 1 | 0 | Covered | T15,T8,T377 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T15,T8,T377 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T15,T8,T377 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
211 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T15 |
902 |
1 |
0 |
0 |
| T81 |
732 |
0 |
0 |
0 |
| T136 |
0 |
3 |
0 |
0 |
| T137 |
0 |
8 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T310 |
622 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
2854 |
0 |
0 |
0 |
| T422 |
1027 |
0 |
0 |
0 |
| T423 |
701 |
0 |
0 |
0 |
| T424 |
721 |
0 |
0 |
0 |
| T425 |
1202 |
0 |
0 |
0 |
| T426 |
953 |
0 |
0 |
0 |
| T427 |
850 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
211 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T15 |
43555 |
1 |
0 |
0 |
| T81 |
52937 |
0 |
0 |
0 |
| T136 |
0 |
3 |
0 |
0 |
| T137 |
0 |
8 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T310 |
38770 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
311247 |
0 |
0 |
0 |
| T422 |
71868 |
0 |
0 |
0 |
| T423 |
55699 |
0 |
0 |
0 |
| T424 |
40956 |
0 |
0 |
0 |
| T425 |
120034 |
0 |
0 |
0 |
| T426 |
65878 |
0 |
0 |
0 |
| T427 |
59425 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T15,T8,T377 |
| 1 | 0 | Covered | T15,T8,T377 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T15,T8,T377 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T15,T8,T377 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
211 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T15 |
43555 |
1 |
0 |
0 |
| T81 |
52937 |
0 |
0 |
0 |
| T136 |
0 |
3 |
0 |
0 |
| T137 |
0 |
8 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T310 |
38770 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
311247 |
0 |
0 |
0 |
| T422 |
71868 |
0 |
0 |
0 |
| T423 |
55699 |
0 |
0 |
0 |
| T424 |
40956 |
0 |
0 |
0 |
| T425 |
120034 |
0 |
0 |
0 |
| T426 |
65878 |
0 |
0 |
0 |
| T427 |
59425 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
211 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T15 |
902 |
1 |
0 |
0 |
| T81 |
732 |
0 |
0 |
0 |
| T136 |
0 |
3 |
0 |
0 |
| T137 |
0 |
8 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T310 |
622 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
2854 |
0 |
0 |
0 |
| T422 |
1027 |
0 |
0 |
0 |
| T423 |
701 |
0 |
0 |
0 |
| T424 |
721 |
0 |
0 |
0 |
| T425 |
1202 |
0 |
0 |
0 |
| T426 |
953 |
0 |
0 |
0 |
| T427 |
850 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
206 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
4 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
13 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
206 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
4 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
13 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
206 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
4 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
13 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
206 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
4 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
13 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T16,T8,T377 |
| 1 | 0 | Covered | T16,T8,T377 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T16,T8,T377 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T16,T8,T377 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
195 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T16 |
533 |
1 |
0 |
0 |
| T105 |
4257 |
0 |
0 |
0 |
| T136 |
0 |
5 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T271 |
825 |
0 |
0 |
0 |
| T272 |
644 |
0 |
0 |
0 |
| T273 |
2973 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T428 |
2928 |
0 |
0 |
0 |
| T429 |
799 |
0 |
0 |
0 |
| T430 |
476 |
0 |
0 |
0 |
| T431 |
995 |
0 |
0 |
0 |
| T432 |
568 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
195 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T16 |
19930 |
1 |
0 |
0 |
| T105 |
496898 |
0 |
0 |
0 |
| T136 |
0 |
5 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T271 |
61311 |
0 |
0 |
0 |
| T272 |
54211 |
0 |
0 |
0 |
| T273 |
323204 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T428 |
177483 |
0 |
0 |
0 |
| T429 |
65669 |
0 |
0 |
0 |
| T430 |
22589 |
0 |
0 |
0 |
| T431 |
43604 |
0 |
0 |
0 |
| T432 |
41001 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T16,T8,T377 |
| 1 | 0 | Covered | T16,T8,T377 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T16,T8,T377 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T16,T8,T377 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
195 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T16 |
19930 |
1 |
0 |
0 |
| T105 |
496898 |
0 |
0 |
0 |
| T136 |
0 |
5 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T271 |
61311 |
0 |
0 |
0 |
| T272 |
54211 |
0 |
0 |
0 |
| T273 |
323204 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T428 |
177483 |
0 |
0 |
0 |
| T429 |
65669 |
0 |
0 |
0 |
| T430 |
22589 |
0 |
0 |
0 |
| T431 |
43604 |
0 |
0 |
0 |
| T432 |
41001 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
195 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T16 |
533 |
1 |
0 |
0 |
| T105 |
4257 |
0 |
0 |
0 |
| T136 |
0 |
5 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T271 |
825 |
0 |
0 |
0 |
| T272 |
644 |
0 |
0 |
0 |
| T273 |
2973 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T428 |
2928 |
0 |
0 |
0 |
| T429 |
799 |
0 |
0 |
0 |
| T430 |
476 |
0 |
0 |
0 |
| T431 |
995 |
0 |
0 |
0 |
| T432 |
568 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T14,T406 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T3,T14,T406 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
219 |
0 |
0 |
| T1 |
1353 |
1 |
0 |
0 |
| T2 |
0 |
1 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T17 |
2252 |
0 |
0 |
0 |
| T18 |
2766 |
0 |
0 |
0 |
| T19 |
2564 |
0 |
0 |
0 |
| T20 |
2546 |
0 |
0 |
0 |
| T45 |
781 |
0 |
0 |
0 |
| T56 |
2727 |
0 |
0 |
0 |
| T57 |
4749 |
0 |
0 |
0 |
| T89 |
1536 |
0 |
0 |
0 |
| T101 |
0 |
1 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T103 |
1295 |
0 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T433 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
219 |
0 |
0 |
| T1 |
52420 |
1 |
0 |
0 |
| T2 |
0 |
1 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T17 |
185215 |
0 |
0 |
0 |
| T18 |
299460 |
0 |
0 |
0 |
| T19 |
280999 |
0 |
0 |
0 |
| T20 |
275989 |
0 |
0 |
0 |
| T45 |
54997 |
0 |
0 |
0 |
| T56 |
308329 |
0 |
0 |
0 |
| T57 |
532486 |
0 |
0 |
0 |
| T89 |
155715 |
0 |
0 |
0 |
| T101 |
0 |
1 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T103 |
71163 |
0 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T433 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T14,T406 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T3,T14,T406 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
219 |
0 |
0 |
| T1 |
52420 |
1 |
0 |
0 |
| T2 |
0 |
1 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T17 |
185215 |
0 |
0 |
0 |
| T18 |
299460 |
0 |
0 |
0 |
| T19 |
280999 |
0 |
0 |
0 |
| T20 |
275989 |
0 |
0 |
0 |
| T45 |
54997 |
0 |
0 |
0 |
| T56 |
308329 |
0 |
0 |
0 |
| T57 |
532486 |
0 |
0 |
0 |
| T89 |
155715 |
0 |
0 |
0 |
| T101 |
0 |
1 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T103 |
71163 |
0 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T433 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
219 |
0 |
0 |
| T1 |
1353 |
1 |
0 |
0 |
| T2 |
0 |
1 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T17 |
2252 |
0 |
0 |
0 |
| T18 |
2766 |
0 |
0 |
0 |
| T19 |
2564 |
0 |
0 |
0 |
| T20 |
2546 |
0 |
0 |
0 |
| T45 |
781 |
0 |
0 |
0 |
| T56 |
2727 |
0 |
0 |
0 |
| T57 |
4749 |
0 |
0 |
0 |
| T89 |
1536 |
0 |
0 |
0 |
| T101 |
0 |
1 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T103 |
1295 |
0 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T433 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
188 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
7 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
13 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
188 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
7 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
13 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
188 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
7 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
13 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
188 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
7 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
13 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T399 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T399 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
189 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
8 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
14 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
| T434 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
189 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
8 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
14 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
| T434 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T399 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T399 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
189 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
8 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
14 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
| T434 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
189 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
8 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
14 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
| T434 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
198 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T137 |
0 |
6 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
11 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
198 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T137 |
0 |
6 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
11 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
198 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T137 |
0 |
6 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
11 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
198 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
2 |
0 |
0 |
| T137 |
0 |
6 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
11 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T6,T7,T8 |
| 1 | 0 | Covered | T6,T7,T8 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T6,T7,T8 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
231 |
0 |
0 |
| T7 |
637 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T63 |
1653 |
0 |
0 |
0 |
| T88 |
15366 |
0 |
0 |
0 |
| T119 |
3297 |
0 |
0 |
0 |
| T136 |
0 |
15 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T155 |
290 |
0 |
0 |
0 |
| T163 |
3630 |
0 |
0 |
0 |
| T344 |
466 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T405 |
541 |
0 |
0 |
0 |
| T728 |
1018 |
0 |
0 |
0 |
| T729 |
1235 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
233 |
0 |
0 |
| T6 |
46246 |
1 |
0 |
0 |
| T7 |
0 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T136 |
0 |
15 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T153 |
40498 |
0 |
0 |
0 |
| T168 |
98425 |
0 |
0 |
0 |
| T211 |
125063 |
0 |
0 |
0 |
| T239 |
59484 |
0 |
0 |
0 |
| T307 |
54754 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T437 |
25390 |
0 |
0 |
0 |
| T438 |
17335 |
0 |
0 |
0 |
| T439 |
21443 |
0 |
0 |
0 |
| T440 |
66157 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T6,T7,T8 |
| 1 | 0 | Covered | T7,T8,T377 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T6,T7,T8 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
233 |
0 |
0 |
| T6 |
46246 |
1 |
0 |
0 |
| T7 |
0 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T136 |
0 |
15 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T153 |
40498 |
0 |
0 |
0 |
| T168 |
98425 |
0 |
0 |
0 |
| T211 |
125063 |
0 |
0 |
0 |
| T239 |
59484 |
0 |
0 |
0 |
| T307 |
54754 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T437 |
25390 |
0 |
0 |
0 |
| T438 |
17335 |
0 |
0 |
0 |
| T439 |
21443 |
0 |
0 |
0 |
| T440 |
66157 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
233 |
0 |
0 |
| T6 |
707 |
1 |
0 |
0 |
| T7 |
0 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T136 |
0 |
15 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T153 |
525 |
0 |
0 |
0 |
| T168 |
1489 |
0 |
0 |
0 |
| T211 |
1345 |
0 |
0 |
0 |
| T239 |
725 |
0 |
0 |
0 |
| T307 |
679 |
0 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T437 |
444 |
0 |
0 |
0 |
| T438 |
393 |
0 |
0 |
0 |
| T439 |
357 |
0 |
0 |
0 |
| T440 |
871 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
210 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
6 |
0 |
0 |
| T137 |
0 |
6 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
14 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
210 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
6 |
0 |
0 |
| T137 |
0 |
6 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
14 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T8,T377,T378 |
| 1 | 1 | Covered | T377,T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T8,T377,T378 |
| 1 | 0 | Covered | T377,T136,T137 |
| 1 | 1 | Covered | T8,T377,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151646520 |
210 |
0 |
0 |
| T8 |
286899 |
1 |
0 |
0 |
| T136 |
0 |
6 |
0 |
0 |
| T137 |
0 |
6 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
956451 |
0 |
0 |
0 |
| T376 |
0 |
14 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
51273 |
0 |
0 |
0 |
| T414 |
18588 |
0 |
0 |
0 |
| T415 |
35274 |
0 |
0 |
0 |
| T416 |
14653 |
0 |
0 |
0 |
| T417 |
55527 |
0 |
0 |
0 |
| T418 |
89213 |
0 |
0 |
0 |
| T419 |
61972 |
0 |
0 |
0 |
| T420 |
35125 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1843532 |
210 |
0 |
0 |
| T8 |
2724 |
1 |
0 |
0 |
| T136 |
0 |
6 |
0 |
0 |
| T137 |
0 |
6 |
0 |
0 |
| T138 |
0 |
1 |
0 |
0 |
| T187 |
8747 |
0 |
0 |
0 |
| T376 |
0 |
14 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T378 |
0 |
1 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T413 |
629 |
0 |
0 |
0 |
| T414 |
334 |
0 |
0 |
0 |
| T415 |
505 |
0 |
0 |
0 |
| T416 |
346 |
0 |
0 |
0 |
| T417 |
630 |
0 |
0 |
0 |
| T418 |
1665 |
0 |
0 |
0 |
| T419 |
980 |
0 |
0 |
0 |
| T420 |
487 |
0 |
0 |
0 |