Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T87,T135,T420 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T87,T135,T152 |
1 | 1 | Covered | T87,T135,T152 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T87,T135,T152 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T87,T135,T152 |
1 | 1 | Covered | T87,T135,T152 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T87,T135,T152 |
0 |
0 |
1 |
Covered |
T87,T135,T152 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T87,T135,T152 |
0 |
0 |
1 |
Covered |
T87,T135,T152 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
76378 |
0 |
0 |
T87 |
94401 |
837 |
0 |
0 |
T135 |
345975 |
306 |
0 |
0 |
T152 |
327721 |
3041 |
0 |
0 |
T153 |
642705 |
5793 |
0 |
0 |
T366 |
307422 |
2505 |
0 |
0 |
T367 |
323185 |
2619 |
0 |
0 |
T375 |
303873 |
4018 |
0 |
0 |
T381 |
43637 |
336 |
0 |
0 |
T390 |
790605 |
259 |
0 |
0 |
T391 |
326768 |
934 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1835161 |
1619289 |
0 |
0 |
T4 |
337 |
163 |
0 |
0 |
T5 |
664 |
491 |
0 |
0 |
T6 |
386 |
215 |
0 |
0 |
T17 |
543 |
369 |
0 |
0 |
T18 |
477 |
306 |
0 |
0 |
T19 |
602 |
430 |
0 |
0 |
T26 |
1041 |
869 |
0 |
0 |
T45 |
1222 |
1049 |
0 |
0 |
T59 |
4681 |
4509 |
0 |
0 |
T97 |
370 |
196 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
193 |
0 |
0 |
T87 |
94401 |
2 |
0 |
0 |
T135 |
345975 |
1 |
0 |
0 |
T152 |
327721 |
7 |
0 |
0 |
T153 |
642705 |
15 |
0 |
0 |
T366 |
307422 |
6 |
0 |
0 |
T367 |
323185 |
7 |
0 |
0 |
T375 |
303873 |
10 |
0 |
0 |
T381 |
43637 |
1 |
0 |
0 |
T390 |
790605 |
1 |
0 |
0 |
T391 |
326768 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
150615234 |
0 |
0 |
T4 |
10015 |
9574 |
0 |
0 |
T5 |
55822 |
55249 |
0 |
0 |
T6 |
19426 |
18971 |
0 |
0 |
T17 |
26443 |
26128 |
0 |
0 |
T18 |
26783 |
26411 |
0 |
0 |
T19 |
40760 |
40266 |
0 |
0 |
T26 |
92603 |
92205 |
0 |
0 |
T45 |
90187 |
89776 |
0 |
0 |
T59 |
533557 |
533070 |
0 |
0 |
T97 |
16846 |
16328 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T87,T135,T91 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T87,T135,T152 |
1 | 1 | Covered | T87,T135,T152 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T87,T135,T152 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T87,T135,T152 |
1 | 1 | Covered | T87,T135,T152 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T87,T135,T152 |
0 |
0 |
1 |
Covered |
T87,T135,T152 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T87,T135,T152 |
0 |
0 |
1 |
Covered |
T87,T135,T152 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
66993 |
0 |
0 |
T87 |
94401 |
892 |
0 |
0 |
T135 |
345975 |
1125 |
0 |
0 |
T152 |
327721 |
798 |
0 |
0 |
T153 |
642705 |
3861 |
0 |
0 |
T366 |
307422 |
1781 |
0 |
0 |
T367 |
323185 |
1852 |
0 |
0 |
T375 |
303873 |
2721 |
0 |
0 |
T381 |
43637 |
314 |
0 |
0 |
T390 |
790605 |
272 |
0 |
0 |
T391 |
326768 |
853 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1835161 |
1619289 |
0 |
0 |
T4 |
337 |
163 |
0 |
0 |
T5 |
664 |
491 |
0 |
0 |
T6 |
386 |
215 |
0 |
0 |
T17 |
543 |
369 |
0 |
0 |
T18 |
477 |
306 |
0 |
0 |
T19 |
602 |
430 |
0 |
0 |
T26 |
1041 |
869 |
0 |
0 |
T45 |
1222 |
1049 |
0 |
0 |
T59 |
4681 |
4509 |
0 |
0 |
T97 |
370 |
196 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
171 |
0 |
0 |
T87 |
94401 |
2 |
0 |
0 |
T135 |
345975 |
3 |
0 |
0 |
T152 |
327721 |
2 |
0 |
0 |
T153 |
642705 |
10 |
0 |
0 |
T366 |
307422 |
4 |
0 |
0 |
T367 |
323185 |
5 |
0 |
0 |
T375 |
303873 |
7 |
0 |
0 |
T381 |
43637 |
1 |
0 |
0 |
T390 |
790605 |
1 |
0 |
0 |
T391 |
326768 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
150615234 |
0 |
0 |
T4 |
10015 |
9574 |
0 |
0 |
T5 |
55822 |
55249 |
0 |
0 |
T6 |
19426 |
18971 |
0 |
0 |
T17 |
26443 |
26128 |
0 |
0 |
T18 |
26783 |
26411 |
0 |
0 |
T19 |
40760 |
40266 |
0 |
0 |
T26 |
92603 |
92205 |
0 |
0 |
T45 |
90187 |
89776 |
0 |
0 |
T59 |
533557 |
533070 |
0 |
0 |
T97 |
16846 |
16328 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T87,T135,T152 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T87,T135,T152 |
1 | 1 | Covered | T87,T135,T152 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T87,T135,T152 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T87,T135,T152 |
1 | 1 | Covered | T87,T135,T152 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T87,T135,T152 |
0 |
0 |
1 |
Covered |
T87,T135,T152 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T87,T135,T152 |
0 |
0 |
1 |
Covered |
T87,T135,T152 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
84023 |
0 |
0 |
T87 |
94401 |
841 |
0 |
0 |
T135 |
345975 |
1144 |
0 |
0 |
T152 |
327721 |
4201 |
0 |
0 |
T153 |
642705 |
7653 |
0 |
0 |
T366 |
307422 |
4003 |
0 |
0 |
T367 |
323185 |
1476 |
0 |
0 |
T375 |
303873 |
664 |
0 |
0 |
T381 |
43637 |
299 |
0 |
0 |
T390 |
790605 |
356 |
0 |
0 |
T391 |
326768 |
927 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1835161 |
1619289 |
0 |
0 |
T4 |
337 |
163 |
0 |
0 |
T5 |
664 |
491 |
0 |
0 |
T6 |
386 |
215 |
0 |
0 |
T17 |
543 |
369 |
0 |
0 |
T18 |
477 |
306 |
0 |
0 |
T19 |
602 |
430 |
0 |
0 |
T26 |
1041 |
869 |
0 |
0 |
T45 |
1222 |
1049 |
0 |
0 |
T59 |
4681 |
4509 |
0 |
0 |
T97 |
370 |
196 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
211 |
0 |
0 |
T87 |
94401 |
2 |
0 |
0 |
T135 |
345975 |
3 |
0 |
0 |
T152 |
327721 |
10 |
0 |
0 |
T153 |
642705 |
19 |
0 |
0 |
T366 |
307422 |
10 |
0 |
0 |
T367 |
323185 |
4 |
0 |
0 |
T375 |
303873 |
2 |
0 |
0 |
T381 |
43637 |
1 |
0 |
0 |
T390 |
790605 |
1 |
0 |
0 |
T391 |
326768 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
150615234 |
0 |
0 |
T4 |
10015 |
9574 |
0 |
0 |
T5 |
55822 |
55249 |
0 |
0 |
T6 |
19426 |
18971 |
0 |
0 |
T17 |
26443 |
26128 |
0 |
0 |
T18 |
26783 |
26411 |
0 |
0 |
T19 |
40760 |
40266 |
0 |
0 |
T26 |
92603 |
92205 |
0 |
0 |
T45 |
90187 |
89776 |
0 |
0 |
T59 |
533557 |
533070 |
0 |
0 |
T97 |
16846 |
16328 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T87,T135,T393 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T87,T135,T152 |
1 | 1 | Covered | T87,T135,T152 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T87,T135,T152 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T87,T135,T152 |
1 | 1 | Covered | T87,T135,T152 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T87,T135,T152 |
0 |
0 |
1 |
Covered |
T87,T135,T152 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T87,T135,T152 |
0 |
0 |
1 |
Covered |
T87,T135,T152 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
78384 |
0 |
0 |
T87 |
94401 |
810 |
0 |
0 |
T135 |
345975 |
1169 |
0 |
0 |
T152 |
327721 |
4216 |
0 |
0 |
T153 |
642705 |
5070 |
0 |
0 |
T366 |
307422 |
437 |
0 |
0 |
T367 |
323185 |
3582 |
0 |
0 |
T375 |
303873 |
2184 |
0 |
0 |
T381 |
43637 |
343 |
0 |
0 |
T390 |
790605 |
346 |
0 |
0 |
T391 |
326768 |
3115 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1835161 |
1619289 |
0 |
0 |
T4 |
337 |
163 |
0 |
0 |
T5 |
664 |
491 |
0 |
0 |
T6 |
386 |
215 |
0 |
0 |
T17 |
543 |
369 |
0 |
0 |
T18 |
477 |
306 |
0 |
0 |
T19 |
602 |
430 |
0 |
0 |
T26 |
1041 |
869 |
0 |
0 |
T45 |
1222 |
1049 |
0 |
0 |
T59 |
4681 |
4509 |
0 |
0 |
T97 |
370 |
196 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
198 |
0 |
0 |
T87 |
94401 |
2 |
0 |
0 |
T135 |
345975 |
3 |
0 |
0 |
T152 |
327721 |
10 |
0 |
0 |
T153 |
642705 |
13 |
0 |
0 |
T366 |
307422 |
1 |
0 |
0 |
T367 |
323185 |
9 |
0 |
0 |
T375 |
303873 |
6 |
0 |
0 |
T381 |
43637 |
1 |
0 |
0 |
T390 |
790605 |
1 |
0 |
0 |
T391 |
326768 |
8 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
150615234 |
0 |
0 |
T4 |
10015 |
9574 |
0 |
0 |
T5 |
55822 |
55249 |
0 |
0 |
T6 |
19426 |
18971 |
0 |
0 |
T17 |
26443 |
26128 |
0 |
0 |
T18 |
26783 |
26411 |
0 |
0 |
T19 |
40760 |
40266 |
0 |
0 |
T26 |
92603 |
92205 |
0 |
0 |
T45 |
90187 |
89776 |
0 |
0 |
T59 |
533557 |
533070 |
0 |
0 |
T97 |
16846 |
16328 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T87,T135,T415 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T87,T135,T152 |
1 | 1 | Covered | T87,T135,T152 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T87,T135,T152 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T87,T135,T152 |
1 | 1 | Covered | T87,T135,T152 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T87,T135,T152 |
0 |
0 |
1 |
Covered |
T87,T135,T152 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T87,T135,T152 |
0 |
0 |
1 |
Covered |
T87,T135,T152 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
75237 |
0 |
0 |
T87 |
94401 |
817 |
0 |
0 |
T135 |
345975 |
4982 |
0 |
0 |
T152 |
327721 |
4607 |
0 |
0 |
T153 |
642705 |
4303 |
0 |
0 |
T366 |
307422 |
1724 |
0 |
0 |
T367 |
323185 |
956 |
0 |
0 |
T375 |
303873 |
1538 |
0 |
0 |
T381 |
43637 |
257 |
0 |
0 |
T390 |
790605 |
358 |
0 |
0 |
T391 |
326768 |
3556 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1835161 |
1619289 |
0 |
0 |
T4 |
337 |
163 |
0 |
0 |
T5 |
664 |
491 |
0 |
0 |
T6 |
386 |
215 |
0 |
0 |
T17 |
543 |
369 |
0 |
0 |
T18 |
477 |
306 |
0 |
0 |
T19 |
602 |
430 |
0 |
0 |
T26 |
1041 |
869 |
0 |
0 |
T45 |
1222 |
1049 |
0 |
0 |
T59 |
4681 |
4509 |
0 |
0 |
T97 |
370 |
196 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
191 |
0 |
0 |
T87 |
94401 |
2 |
0 |
0 |
T135 |
345975 |
12 |
0 |
0 |
T152 |
327721 |
11 |
0 |
0 |
T153 |
642705 |
11 |
0 |
0 |
T366 |
307422 |
4 |
0 |
0 |
T367 |
323185 |
3 |
0 |
0 |
T375 |
303873 |
4 |
0 |
0 |
T381 |
43637 |
1 |
0 |
0 |
T390 |
790605 |
1 |
0 |
0 |
T391 |
326768 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
150615234 |
0 |
0 |
T4 |
10015 |
9574 |
0 |
0 |
T5 |
55822 |
55249 |
0 |
0 |
T6 |
19426 |
18971 |
0 |
0 |
T17 |
26443 |
26128 |
0 |
0 |
T18 |
26783 |
26411 |
0 |
0 |
T19 |
40760 |
40266 |
0 |
0 |
T26 |
92603 |
92205 |
0 |
0 |
T45 |
90187 |
89776 |
0 |
0 |
T59 |
533557 |
533070 |
0 |
0 |
T97 |
16846 |
16328 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T87,T135,T421 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T87,T135,T152 |
1 | 1 | Covered | T87,T135,T152 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T87,T135,T152 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T87,T135,T152 |
1 | 1 | Covered | T87,T135,T152 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T87,T135,T152 |
0 |
0 |
1 |
Covered |
T87,T135,T152 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T87,T135,T152 |
0 |
0 |
1 |
Covered |
T87,T135,T152 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
74699 |
0 |
0 |
T87 |
94401 |
817 |
0 |
0 |
T135 |
345975 |
277 |
0 |
0 |
T152 |
327721 |
3010 |
0 |
0 |
T153 |
642705 |
5990 |
0 |
0 |
T366 |
307422 |
725 |
0 |
0 |
T367 |
323185 |
694 |
0 |
0 |
T375 |
303873 |
600 |
0 |
0 |
T381 |
43637 |
358 |
0 |
0 |
T390 |
790605 |
274 |
0 |
0 |
T391 |
326768 |
1689 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1835161 |
1619289 |
0 |
0 |
T4 |
337 |
163 |
0 |
0 |
T5 |
664 |
491 |
0 |
0 |
T6 |
386 |
215 |
0 |
0 |
T17 |
543 |
369 |
0 |
0 |
T18 |
477 |
306 |
0 |
0 |
T19 |
602 |
430 |
0 |
0 |
T26 |
1041 |
869 |
0 |
0 |
T45 |
1222 |
1049 |
0 |
0 |
T59 |
4681 |
4509 |
0 |
0 |
T97 |
370 |
196 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
189 |
0 |
0 |
T87 |
94401 |
2 |
0 |
0 |
T135 |
345975 |
1 |
0 |
0 |
T152 |
327721 |
7 |
0 |
0 |
T153 |
642705 |
15 |
0 |
0 |
T366 |
307422 |
2 |
0 |
0 |
T367 |
323185 |
2 |
0 |
0 |
T375 |
303873 |
2 |
0 |
0 |
T381 |
43637 |
1 |
0 |
0 |
T390 |
790605 |
1 |
0 |
0 |
T391 |
326768 |
4 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
150615234 |
0 |
0 |
T4 |
10015 |
9574 |
0 |
0 |
T5 |
55822 |
55249 |
0 |
0 |
T6 |
19426 |
18971 |
0 |
0 |
T17 |
26443 |
26128 |
0 |
0 |
T18 |
26783 |
26411 |
0 |
0 |
T19 |
40760 |
40266 |
0 |
0 |
T26 |
92603 |
92205 |
0 |
0 |
T45 |
90187 |
89776 |
0 |
0 |
T59 |
533557 |
533070 |
0 |
0 |
T97 |
16846 |
16328 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
104159 |
0 |
0 |
T1 |
31332 |
1145 |
0 |
0 |
T2 |
46670 |
779 |
0 |
0 |
T3 |
0 |
2117 |
0 |
0 |
T9 |
0 |
1754 |
0 |
0 |
T11 |
0 |
1565 |
0 |
0 |
T14 |
0 |
837 |
0 |
0 |
T15 |
0 |
1309 |
0 |
0 |
T16 |
0 |
1326 |
0 |
0 |
T20 |
39863 |
0 |
0 |
0 |
T62 |
66021 |
0 |
0 |
0 |
T111 |
0 |
629 |
0 |
0 |
T112 |
0 |
725 |
0 |
0 |
T113 |
19118 |
0 |
0 |
0 |
T114 |
60320 |
0 |
0 |
0 |
T115 |
47243 |
0 |
0 |
0 |
T116 |
164137 |
0 |
0 |
0 |
T117 |
60433 |
0 |
0 |
0 |
T118 |
52062 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1835161 |
1619289 |
0 |
0 |
T4 |
337 |
163 |
0 |
0 |
T5 |
664 |
491 |
0 |
0 |
T6 |
386 |
215 |
0 |
0 |
T17 |
543 |
369 |
0 |
0 |
T18 |
477 |
306 |
0 |
0 |
T19 |
602 |
430 |
0 |
0 |
T26 |
1041 |
869 |
0 |
0 |
T45 |
1222 |
1049 |
0 |
0 |
T59 |
4681 |
4509 |
0 |
0 |
T97 |
370 |
196 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
227 |
0 |
0 |
T1 |
31332 |
2 |
0 |
0 |
T2 |
46670 |
2 |
0 |
0 |
T3 |
0 |
5 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T11 |
0 |
6 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T20 |
39863 |
0 |
0 |
0 |
T62 |
66021 |
0 |
0 |
0 |
T111 |
0 |
2 |
0 |
0 |
T112 |
0 |
2 |
0 |
0 |
T113 |
19118 |
0 |
0 |
0 |
T114 |
60320 |
0 |
0 |
0 |
T115 |
47243 |
0 |
0 |
0 |
T116 |
164137 |
0 |
0 |
0 |
T117 |
60433 |
0 |
0 |
0 |
T118 |
52062 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151397490 |
150615234 |
0 |
0 |
T4 |
10015 |
9574 |
0 |
0 |
T5 |
55822 |
55249 |
0 |
0 |
T6 |
19426 |
18971 |
0 |
0 |
T17 |
26443 |
26128 |
0 |
0 |
T18 |
26783 |
26411 |
0 |
0 |
T19 |
40760 |
40266 |
0 |
0 |
T26 |
92603 |
92205 |
0 |
0 |
T45 |
90187 |
89776 |
0 |
0 |
T59 |
533557 |
533070 |
0 |
0 |
T97 |
16846 |
16328 |
0 |
0 |