Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T25,T23 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T25,T23 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T25,T23 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
13899 |
13431 |
0 |
0 |
selKnown1 |
121602 |
120263 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13899 |
13431 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T25 |
19 |
18 |
0 |
0 |
T26 |
193 |
192 |
0 |
0 |
T41 |
32 |
30 |
0 |
0 |
T42 |
12 |
10 |
0 |
0 |
T43 |
13 |
11 |
0 |
0 |
T60 |
54 |
53 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T73 |
0 |
38 |
0 |
0 |
T117 |
0 |
5 |
0 |
0 |
T118 |
1 |
0 |
0 |
0 |
T158 |
1 |
0 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T182 |
0 |
5 |
0 |
0 |
T183 |
2 |
13 |
0 |
0 |
T184 |
7 |
6 |
0 |
0 |
T185 |
6 |
5 |
0 |
0 |
T186 |
7 |
6 |
0 |
0 |
T187 |
5 |
4 |
0 |
0 |
T188 |
10 |
9 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121602 |
120263 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T41 |
45 |
43 |
0 |
0 |
T42 |
42 |
40 |
0 |
0 |
T43 |
31 |
29 |
0 |
0 |
T44 |
5 |
4 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
545 |
544 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T112 |
0 |
1 |
0 |
0 |
T125 |
0 |
1 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T183 |
41 |
39 |
0 |
0 |
T184 |
50 |
48 |
0 |
0 |
T185 |
18 |
16 |
0 |
0 |
T186 |
43 |
41 |
0 |
0 |
T187 |
21 |
41 |
0 |
0 |
T188 |
8 |
16 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
T191 |
11 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T60,T62 |
0 | 1 | Covered | T4,T22,T60 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T60,T62 |
1 | 1 | Covered | T4,T22,T60 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
679 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T60 |
54 |
53 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T73 |
0 |
38 |
0 |
0 |
T117 |
0 |
5 |
0 |
0 |
T118 |
1 |
0 |
0 |
0 |
T158 |
1 |
0 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T182 |
0 |
5 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1751 |
751 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T44 |
5 |
4 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T112 |
0 |
1 |
0 |
0 |
T125 |
0 |
1 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T27,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T23,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T27,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2194 |
2177 |
0 |
0 |
selKnown1 |
749 |
731 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2194 |
2177 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
19 |
18 |
0 |
0 |
T26 |
193 |
192 |
0 |
0 |
T27 |
179 |
178 |
0 |
0 |
T41 |
18 |
17 |
0 |
0 |
T42 |
10 |
9 |
0 |
0 |
T43 |
10 |
9 |
0 |
0 |
T183 |
0 |
12 |
0 |
0 |
T192 |
208 |
207 |
0 |
0 |
T193 |
1191 |
1190 |
0 |
0 |
T194 |
277 |
276 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
749 |
731 |
0 |
0 |
T41 |
27 |
26 |
0 |
0 |
T42 |
21 |
20 |
0 |
0 |
T43 |
18 |
17 |
0 |
0 |
T46 |
545 |
544 |
0 |
0 |
T183 |
21 |
20 |
0 |
0 |
T184 |
28 |
27 |
0 |
0 |
T185 |
10 |
9 |
0 |
0 |
T186 |
20 |
19 |
0 |
0 |
T187 |
0 |
21 |
0 |
0 |
T188 |
0 |
9 |
0 |
0 |
T193 |
1 |
0 |
0 |
0 |
T194 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T41,T42 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T46 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T41,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
58 |
47 |
0 |
0 |
T41 |
14 |
13 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T43 |
3 |
2 |
0 |
0 |
T183 |
2 |
1 |
0 |
0 |
T184 |
7 |
6 |
0 |
0 |
T185 |
6 |
5 |
0 |
0 |
T186 |
7 |
6 |
0 |
0 |
T187 |
5 |
4 |
0 |
0 |
T188 |
10 |
9 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168 |
155 |
0 |
0 |
T41 |
18 |
17 |
0 |
0 |
T42 |
21 |
20 |
0 |
0 |
T43 |
13 |
12 |
0 |
0 |
T183 |
20 |
19 |
0 |
0 |
T184 |
22 |
21 |
0 |
0 |
T185 |
8 |
7 |
0 |
0 |
T186 |
23 |
22 |
0 |
0 |
T187 |
21 |
20 |
0 |
0 |
T188 |
8 |
7 |
0 |
0 |
T191 |
11 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T27,T192 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T24,T46 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T27,T192 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2193 |
2177 |
0 |
0 |
selKnown1 |
190 |
175 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2193 |
2177 |
0 |
0 |
T25 |
19 |
18 |
0 |
0 |
T26 |
199 |
198 |
0 |
0 |
T27 |
171 |
170 |
0 |
0 |
T41 |
21 |
20 |
0 |
0 |
T42 |
12 |
11 |
0 |
0 |
T43 |
12 |
11 |
0 |
0 |
T183 |
8 |
7 |
0 |
0 |
T192 |
232 |
231 |
0 |
0 |
T193 |
1170 |
1169 |
0 |
0 |
T194 |
287 |
286 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
190 |
175 |
0 |
0 |
T41 |
18 |
17 |
0 |
0 |
T42 |
18 |
17 |
0 |
0 |
T43 |
12 |
11 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T183 |
15 |
14 |
0 |
0 |
T184 |
39 |
38 |
0 |
0 |
T185 |
17 |
16 |
0 |
0 |
T186 |
29 |
28 |
0 |
0 |
T187 |
0 |
15 |
0 |
0 |
T188 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
56 |
43 |
0 |
0 |
T41 |
9 |
8 |
0 |
0 |
T42 |
4 |
3 |
0 |
0 |
T43 |
6 |
5 |
0 |
0 |
T183 |
4 |
3 |
0 |
0 |
T185 |
6 |
5 |
0 |
0 |
T186 |
10 |
9 |
0 |
0 |
T187 |
6 |
5 |
0 |
0 |
T188 |
5 |
4 |
0 |
0 |
T191 |
2 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145 |
131 |
0 |
0 |
T41 |
14 |
13 |
0 |
0 |
T42 |
13 |
12 |
0 |
0 |
T43 |
11 |
10 |
0 |
0 |
T183 |
10 |
9 |
0 |
0 |
T184 |
23 |
22 |
0 |
0 |
T185 |
11 |
10 |
0 |
0 |
T186 |
26 |
25 |
0 |
0 |
T187 |
15 |
14 |
0 |
0 |
T188 |
8 |
7 |
0 |
0 |
T191 |
10 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T25,T26,T27 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T41,T42 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T25,T26,T27 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2500 |
2484 |
0 |
0 |
selKnown1 |
196 |
185 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2500 |
2484 |
0 |
0 |
T26 |
176 |
175 |
0 |
0 |
T27 |
311 |
310 |
0 |
0 |
T41 |
16 |
15 |
0 |
0 |
T42 |
7 |
6 |
0 |
0 |
T43 |
11 |
10 |
0 |
0 |
T183 |
13 |
12 |
0 |
0 |
T184 |
10 |
9 |
0 |
0 |
T192 |
312 |
311 |
0 |
0 |
T193 |
1175 |
1174 |
0 |
0 |
T194 |
409 |
408 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196 |
185 |
0 |
0 |
T41 |
28 |
27 |
0 |
0 |
T42 |
16 |
15 |
0 |
0 |
T43 |
15 |
14 |
0 |
0 |
T183 |
22 |
21 |
0 |
0 |
T184 |
26 |
25 |
0 |
0 |
T185 |
20 |
19 |
0 |
0 |
T186 |
22 |
21 |
0 |
0 |
T187 |
19 |
18 |
0 |
0 |
T188 |
8 |
7 |
0 |
0 |
T191 |
19 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T41,T42 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73 |
56 |
0 |
0 |
T26 |
3 |
2 |
0 |
0 |
T27 |
3 |
2 |
0 |
0 |
T41 |
10 |
9 |
0 |
0 |
T42 |
6 |
5 |
0 |
0 |
T183 |
2 |
1 |
0 |
0 |
T184 |
9 |
8 |
0 |
0 |
T185 |
6 |
5 |
0 |
0 |
T192 |
3 |
2 |
0 |
0 |
T193 |
3 |
2 |
0 |
0 |
T194 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163 |
152 |
0 |
0 |
T41 |
20 |
19 |
0 |
0 |
T42 |
19 |
18 |
0 |
0 |
T43 |
19 |
18 |
0 |
0 |
T183 |
19 |
18 |
0 |
0 |
T184 |
18 |
17 |
0 |
0 |
T185 |
16 |
15 |
0 |
0 |
T186 |
21 |
20 |
0 |
0 |
T187 |
10 |
9 |
0 |
0 |
T188 |
10 |
9 |
0 |
0 |
T191 |
10 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T25,T23,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T46,T41 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T25,T23,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2519 |
2501 |
0 |
0 |
selKnown1 |
299 |
287 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2519 |
2501 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
183 |
182 |
0 |
0 |
T27 |
302 |
301 |
0 |
0 |
T41 |
22 |
21 |
0 |
0 |
T42 |
9 |
8 |
0 |
0 |
T43 |
14 |
13 |
0 |
0 |
T183 |
9 |
8 |
0 |
0 |
T184 |
0 |
10 |
0 |
0 |
T192 |
336 |
335 |
0 |
0 |
T193 |
1153 |
1152 |
0 |
0 |
T194 |
419 |
418 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
299 |
287 |
0 |
0 |
T41 |
24 |
23 |
0 |
0 |
T42 |
21 |
20 |
0 |
0 |
T43 |
7 |
6 |
0 |
0 |
T46 |
113 |
112 |
0 |
0 |
T183 |
16 |
15 |
0 |
0 |
T184 |
26 |
25 |
0 |
0 |
T185 |
14 |
13 |
0 |
0 |
T186 |
30 |
29 |
0 |
0 |
T187 |
19 |
18 |
0 |
0 |
T188 |
6 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T26,T27 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T24,T46 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T26,T27 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
75 |
58 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
3 |
2 |
0 |
0 |
T27 |
3 |
2 |
0 |
0 |
T41 |
10 |
9 |
0 |
0 |
T42 |
6 |
5 |
0 |
0 |
T43 |
6 |
5 |
0 |
0 |
T183 |
7 |
6 |
0 |
0 |
T184 |
0 |
7 |
0 |
0 |
T192 |
3 |
2 |
0 |
0 |
T193 |
3 |
2 |
0 |
0 |
T194 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175 |
162 |
0 |
0 |
T41 |
17 |
16 |
0 |
0 |
T42 |
18 |
17 |
0 |
0 |
T43 |
12 |
11 |
0 |
0 |
T183 |
12 |
11 |
0 |
0 |
T184 |
21 |
20 |
0 |
0 |
T185 |
21 |
20 |
0 |
0 |
T186 |
24 |
23 |
0 |
0 |
T187 |
21 |
20 |
0 |
0 |
T188 |
7 |
6 |
0 |
0 |
T191 |
19 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T22,T70,T71 |
0 | 1 | Covered | T23,T24,T46 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T25,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T70,T71 |
1 | 1 | Covered | T23,T24,T46 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
747 |
726 |
0 |
0 |
selKnown1 |
2019 |
1990 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
747 |
726 |
0 |
0 |
T41 |
27 |
26 |
0 |
0 |
T42 |
12 |
11 |
0 |
0 |
T43 |
12 |
11 |
0 |
0 |
T46 |
546 |
545 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T183 |
16 |
15 |
0 |
0 |
T184 |
26 |
25 |
0 |
0 |
T185 |
11 |
10 |
0 |
0 |
T186 |
0 |
13 |
0 |
0 |
T187 |
0 |
14 |
0 |
0 |
T188 |
0 |
19 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2019 |
1990 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
176 |
175 |
0 |
0 |
T27 |
144 |
143 |
0 |
0 |
T41 |
0 |
16 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T183 |
0 |
7 |
0 |
0 |
T184 |
0 |
8 |
0 |
0 |
T192 |
171 |
170 |
0 |
0 |
T193 |
1175 |
1174 |
0 |
0 |
T194 |
0 |
238 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T22,T70,T71 |
0 | 1 | Covered | T23,T24,T46 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T25,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T70,T71 |
1 | 1 | Covered | T23,T24,T46 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
751 |
730 |
0 |
0 |
selKnown1 |
2015 |
1986 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
751 |
730 |
0 |
0 |
T41 |
27 |
26 |
0 |
0 |
T42 |
12 |
11 |
0 |
0 |
T43 |
14 |
13 |
0 |
0 |
T46 |
546 |
545 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T183 |
16 |
15 |
0 |
0 |
T184 |
25 |
24 |
0 |
0 |
T185 |
11 |
10 |
0 |
0 |
T186 |
0 |
13 |
0 |
0 |
T187 |
0 |
15 |
0 |
0 |
T188 |
0 |
18 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2015 |
1986 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
176 |
175 |
0 |
0 |
T27 |
144 |
143 |
0 |
0 |
T41 |
0 |
16 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T183 |
0 |
5 |
0 |
0 |
T184 |
0 |
8 |
0 |
0 |
T192 |
171 |
170 |
0 |
0 |
T193 |
1175 |
1174 |
0 |
0 |
T194 |
0 |
238 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T70,T71,T64 |
0 | 1 | Covered | T22,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T26,T27 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T70,T71,T64 |
1 | 1 | Covered | T22,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
268 |
241 |
0 |
0 |
selKnown1 |
2021 |
1996 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
268 |
241 |
0 |
0 |
T41 |
21 |
20 |
0 |
0 |
T42 |
21 |
20 |
0 |
0 |
T43 |
16 |
15 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T183 |
19 |
18 |
0 |
0 |
T184 |
0 |
32 |
0 |
0 |
T185 |
0 |
19 |
0 |
0 |
T186 |
0 |
53 |
0 |
0 |
T187 |
0 |
24 |
0 |
0 |
T188 |
0 |
13 |
0 |
0 |
T193 |
1 |
0 |
0 |
0 |
T194 |
1 |
0 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2021 |
1996 |
0 |
0 |
T26 |
183 |
182 |
0 |
0 |
T27 |
135 |
134 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
8 |
0 |
0 |
T43 |
0 |
10 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T183 |
0 |
2 |
0 |
0 |
T184 |
0 |
15 |
0 |
0 |
T192 |
195 |
194 |
0 |
0 |
T193 |
1153 |
1152 |
0 |
0 |
T194 |
249 |
248 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T70,T71,T64 |
0 | 1 | Covered | T22,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T26,T27 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T70,T71,T64 |
1 | 1 | Covered | T22,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
266 |
239 |
0 |
0 |
selKnown1 |
2021 |
1996 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
266 |
239 |
0 |
0 |
T41 |
22 |
21 |
0 |
0 |
T42 |
20 |
19 |
0 |
0 |
T43 |
15 |
14 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T183 |
17 |
16 |
0 |
0 |
T184 |
0 |
32 |
0 |
0 |
T185 |
0 |
19 |
0 |
0 |
T186 |
0 |
53 |
0 |
0 |
T187 |
0 |
24 |
0 |
0 |
T188 |
0 |
13 |
0 |
0 |
T193 |
1 |
0 |
0 |
0 |
T194 |
1 |
0 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2021 |
1996 |
0 |
0 |
T26 |
183 |
182 |
0 |
0 |
T27 |
135 |
134 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
10 |
0 |
0 |
T43 |
0 |
10 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T183 |
0 |
2 |
0 |
0 |
T184 |
0 |
13 |
0 |
0 |
T192 |
195 |
194 |
0 |
0 |
T193 |
1153 |
1152 |
0 |
0 |
T194 |
249 |
248 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T22,T70,T71 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T27,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T70,T71 |
1 | 1 | Covered | T22,T23,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
209 |
190 |
0 |
0 |
selKnown1 |
27416 |
27387 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209 |
190 |
0 |
0 |
T41 |
24 |
23 |
0 |
0 |
T42 |
14 |
13 |
0 |
0 |
T43 |
14 |
13 |
0 |
0 |
T183 |
23 |
22 |
0 |
0 |
T184 |
30 |
29 |
0 |
0 |
T185 |
19 |
18 |
0 |
0 |
T186 |
32 |
31 |
0 |
0 |
T187 |
16 |
15 |
0 |
0 |
T188 |
7 |
6 |
0 |
0 |
T191 |
21 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27416 |
27387 |
0 |
0 |
T25 |
18 |
17 |
0 |
0 |
T26 |
192 |
191 |
0 |
0 |
T27 |
344 |
343 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T53 |
20 |
19 |
0 |
0 |
T54 |
20 |
19 |
0 |
0 |
T85 |
2353 |
2352 |
0 |
0 |
T142 |
3996 |
3995 |
0 |
0 |
T197 |
4737 |
4736 |
0 |
0 |
T198 |
1668 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T22,T70,T71 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T27,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T70,T71 |
1 | 1 | Covered | T22,T23,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
211 |
192 |
0 |
0 |
selKnown1 |
27419 |
27390 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211 |
192 |
0 |
0 |
T41 |
24 |
23 |
0 |
0 |
T42 |
13 |
12 |
0 |
0 |
T43 |
16 |
15 |
0 |
0 |
T183 |
24 |
23 |
0 |
0 |
T184 |
30 |
29 |
0 |
0 |
T185 |
21 |
20 |
0 |
0 |
T186 |
31 |
30 |
0 |
0 |
T187 |
16 |
15 |
0 |
0 |
T188 |
7 |
6 |
0 |
0 |
T191 |
20 |
19 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27419 |
27390 |
0 |
0 |
T25 |
18 |
17 |
0 |
0 |
T26 |
192 |
191 |
0 |
0 |
T27 |
344 |
343 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T53 |
20 |
19 |
0 |
0 |
T54 |
20 |
19 |
0 |
0 |
T85 |
2353 |
2352 |
0 |
0 |
T142 |
3996 |
3995 |
0 |
0 |
T197 |
4737 |
4736 |
0 |
0 |
T198 |
1668 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T22,T70,T71 |
0 | 1 | Covered | T22,T199,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T2,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T70,T71 |
1 | 1 | Covered | T22,T199,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
489 |
447 |
0 |
0 |
selKnown1 |
27427 |
27394 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
489 |
447 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T34 |
8 |
7 |
0 |
0 |
T35 |
8 |
7 |
0 |
0 |
T46 |
0 |
109 |
0 |
0 |
T92 |
2 |
1 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T199 |
2 |
1 |
0 |
0 |
T200 |
29 |
28 |
0 |
0 |
T201 |
0 |
1 |
0 |
0 |
T202 |
0 |
30 |
0 |
0 |
T203 |
0 |
1 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27427 |
27394 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
18 |
17 |
0 |
0 |
T26 |
198 |
197 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T53 |
20 |
19 |
0 |
0 |
T54 |
0 |
19 |
0 |
0 |
T85 |
2353 |
2352 |
0 |
0 |
T142 |
3996 |
3995 |
0 |
0 |
T197 |
4737 |
4736 |
0 |
0 |
T198 |
0 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T22,T70,T71 |
0 | 1 | Covered | T22,T199,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T2,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T70,T71 |
1 | 1 | Covered | T22,T199,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
486 |
444 |
0 |
0 |
selKnown1 |
27428 |
27395 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486 |
444 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T34 |
8 |
7 |
0 |
0 |
T35 |
8 |
7 |
0 |
0 |
T46 |
0 |
109 |
0 |
0 |
T92 |
2 |
1 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T199 |
2 |
1 |
0 |
0 |
T200 |
29 |
28 |
0 |
0 |
T201 |
0 |
1 |
0 |
0 |
T202 |
0 |
30 |
0 |
0 |
T203 |
0 |
1 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27428 |
27395 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
18 |
17 |
0 |
0 |
T26 |
198 |
197 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T53 |
20 |
19 |
0 |
0 |
T54 |
0 |
19 |
0 |
0 |
T85 |
2353 |
2352 |
0 |
0 |
T142 |
3996 |
3995 |
0 |
0 |
T197 |
4737 |
4736 |
0 |
0 |
T198 |
0 |
1667 |
0 |
0 |