Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1830233 |
233 |
0 |
0 |
| T8 |
4353 |
2 |
0 |
0 |
| T138 |
1073 |
0 |
0 |
0 |
| T150 |
0 |
3 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
439 |
0 |
0 |
0 |
| T350 |
644 |
0 |
0 |
0 |
| T373 |
0 |
10 |
0 |
0 |
| T374 |
0 |
1 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
2515 |
0 |
0 |
0 |
| T427 |
988 |
0 |
0 |
0 |
| T428 |
6396 |
0 |
0 |
0 |
| T429 |
477 |
0 |
0 |
0 |
| T430 |
401 |
0 |
0 |
0 |
| T431 |
945 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150499661 |
233 |
0 |
0 |
| T8 |
486249 |
2 |
0 |
0 |
| T138 |
92586 |
0 |
0 |
0 |
| T150 |
0 |
3 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
30146 |
0 |
0 |
0 |
| T350 |
56220 |
0 |
0 |
0 |
| T373 |
0 |
10 |
0 |
0 |
| T374 |
0 |
1 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
271594 |
0 |
0 |
0 |
| T427 |
45109 |
0 |
0 |
0 |
| T428 |
401306 |
0 |
0 |
0 |
| T429 |
33297 |
0 |
0 |
0 |
| T430 |
16666 |
0 |
0 |
0 |
| T431 |
62645 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150499661 |
233 |
0 |
0 |
| T8 |
486249 |
2 |
0 |
0 |
| T138 |
92586 |
0 |
0 |
0 |
| T150 |
0 |
3 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
30146 |
0 |
0 |
0 |
| T350 |
56220 |
0 |
0 |
0 |
| T373 |
0 |
10 |
0 |
0 |
| T374 |
0 |
1 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
271594 |
0 |
0 |
0 |
| T427 |
45109 |
0 |
0 |
0 |
| T428 |
401306 |
0 |
0 |
0 |
| T429 |
33297 |
0 |
0 |
0 |
| T430 |
16666 |
0 |
0 |
0 |
| T431 |
62645 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1830233 |
233 |
0 |
0 |
| T8 |
4353 |
2 |
0 |
0 |
| T138 |
1073 |
0 |
0 |
0 |
| T150 |
0 |
3 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
439 |
0 |
0 |
0 |
| T350 |
644 |
0 |
0 |
0 |
| T373 |
0 |
10 |
0 |
0 |
| T374 |
0 |
1 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
2515 |
0 |
0 |
0 |
| T427 |
988 |
0 |
0 |
0 |
| T428 |
6396 |
0 |
0 |
0 |
| T429 |
477 |
0 |
0 |
0 |
| T430 |
401 |
0 |
0 |
0 |
| T431 |
945 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1830233 |
257 |
0 |
0 |
| T8 |
4353 |
2 |
0 |
0 |
| T138 |
1073 |
0 |
0 |
0 |
| T150 |
0 |
7 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
439 |
0 |
0 |
0 |
| T350 |
644 |
0 |
0 |
0 |
| T373 |
0 |
4 |
0 |
0 |
| T374 |
0 |
6 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
2515 |
0 |
0 |
0 |
| T427 |
988 |
0 |
0 |
0 |
| T428 |
6396 |
0 |
0 |
0 |
| T429 |
477 |
0 |
0 |
0 |
| T430 |
401 |
0 |
0 |
0 |
| T431 |
945 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150499661 |
257 |
0 |
0 |
| T8 |
486249 |
2 |
0 |
0 |
| T138 |
92586 |
0 |
0 |
0 |
| T150 |
0 |
7 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
30146 |
0 |
0 |
0 |
| T350 |
56220 |
0 |
0 |
0 |
| T373 |
0 |
4 |
0 |
0 |
| T374 |
0 |
6 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
271594 |
0 |
0 |
0 |
| T427 |
45109 |
0 |
0 |
0 |
| T428 |
401306 |
0 |
0 |
0 |
| T429 |
33297 |
0 |
0 |
0 |
| T430 |
16666 |
0 |
0 |
0 |
| T431 |
62645 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150499661 |
257 |
0 |
0 |
| T8 |
486249 |
2 |
0 |
0 |
| T138 |
92586 |
0 |
0 |
0 |
| T150 |
0 |
7 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
30146 |
0 |
0 |
0 |
| T350 |
56220 |
0 |
0 |
0 |
| T373 |
0 |
4 |
0 |
0 |
| T374 |
0 |
6 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
271594 |
0 |
0 |
0 |
| T427 |
45109 |
0 |
0 |
0 |
| T428 |
401306 |
0 |
0 |
0 |
| T429 |
33297 |
0 |
0 |
0 |
| T430 |
16666 |
0 |
0 |
0 |
| T431 |
62645 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1830233 |
257 |
0 |
0 |
| T8 |
4353 |
2 |
0 |
0 |
| T138 |
1073 |
0 |
0 |
0 |
| T150 |
0 |
7 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
439 |
0 |
0 |
0 |
| T350 |
644 |
0 |
0 |
0 |
| T373 |
0 |
4 |
0 |
0 |
| T374 |
0 |
6 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
2515 |
0 |
0 |
0 |
| T427 |
988 |
0 |
0 |
0 |
| T428 |
6396 |
0 |
0 |
0 |
| T429 |
477 |
0 |
0 |
0 |
| T430 |
401 |
0 |
0 |
0 |
| T431 |
945 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1830233 |
229 |
0 |
0 |
| T8 |
4353 |
2 |
0 |
0 |
| T138 |
1073 |
0 |
0 |
0 |
| T150 |
0 |
7 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
439 |
0 |
0 |
0 |
| T350 |
644 |
0 |
0 |
0 |
| T373 |
0 |
2 |
0 |
0 |
| T374 |
0 |
7 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
2515 |
0 |
0 |
0 |
| T427 |
988 |
0 |
0 |
0 |
| T428 |
6396 |
0 |
0 |
0 |
| T429 |
477 |
0 |
0 |
0 |
| T430 |
401 |
0 |
0 |
0 |
| T431 |
945 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150499661 |
229 |
0 |
0 |
| T8 |
486249 |
2 |
0 |
0 |
| T138 |
92586 |
0 |
0 |
0 |
| T150 |
0 |
7 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
30146 |
0 |
0 |
0 |
| T350 |
56220 |
0 |
0 |
0 |
| T373 |
0 |
2 |
0 |
0 |
| T374 |
0 |
7 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
271594 |
0 |
0 |
0 |
| T427 |
45109 |
0 |
0 |
0 |
| T428 |
401306 |
0 |
0 |
0 |
| T429 |
33297 |
0 |
0 |
0 |
| T430 |
16666 |
0 |
0 |
0 |
| T431 |
62645 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150499661 |
229 |
0 |
0 |
| T8 |
486249 |
2 |
0 |
0 |
| T138 |
92586 |
0 |
0 |
0 |
| T150 |
0 |
7 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
30146 |
0 |
0 |
0 |
| T350 |
56220 |
0 |
0 |
0 |
| T373 |
0 |
2 |
0 |
0 |
| T374 |
0 |
7 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
271594 |
0 |
0 |
0 |
| T427 |
45109 |
0 |
0 |
0 |
| T428 |
401306 |
0 |
0 |
0 |
| T429 |
33297 |
0 |
0 |
0 |
| T430 |
16666 |
0 |
0 |
0 |
| T431 |
62645 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1830233 |
229 |
0 |
0 |
| T8 |
4353 |
2 |
0 |
0 |
| T138 |
1073 |
0 |
0 |
0 |
| T150 |
0 |
7 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
439 |
0 |
0 |
0 |
| T350 |
644 |
0 |
0 |
0 |
| T373 |
0 |
2 |
0 |
0 |
| T374 |
0 |
7 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
2515 |
0 |
0 |
0 |
| T427 |
988 |
0 |
0 |
0 |
| T428 |
6396 |
0 |
0 |
0 |
| T429 |
477 |
0 |
0 |
0 |
| T430 |
401 |
0 |
0 |
0 |
| T431 |
945 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1830233 |
223 |
0 |
0 |
| T8 |
4353 |
2 |
0 |
0 |
| T138 |
1073 |
0 |
0 |
0 |
| T150 |
0 |
3 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
439 |
0 |
0 |
0 |
| T350 |
644 |
0 |
0 |
0 |
| T373 |
0 |
1 |
0 |
0 |
| T374 |
0 |
2 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
2515 |
0 |
0 |
0 |
| T427 |
988 |
0 |
0 |
0 |
| T428 |
6396 |
0 |
0 |
0 |
| T429 |
477 |
0 |
0 |
0 |
| T430 |
401 |
0 |
0 |
0 |
| T431 |
945 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150499661 |
223 |
0 |
0 |
| T8 |
486249 |
2 |
0 |
0 |
| T138 |
92586 |
0 |
0 |
0 |
| T150 |
0 |
3 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
30146 |
0 |
0 |
0 |
| T350 |
56220 |
0 |
0 |
0 |
| T373 |
0 |
1 |
0 |
0 |
| T374 |
0 |
2 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
271594 |
0 |
0 |
0 |
| T427 |
45109 |
0 |
0 |
0 |
| T428 |
401306 |
0 |
0 |
0 |
| T429 |
33297 |
0 |
0 |
0 |
| T430 |
16666 |
0 |
0 |
0 |
| T431 |
62645 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150499661 |
223 |
0 |
0 |
| T8 |
486249 |
2 |
0 |
0 |
| T138 |
92586 |
0 |
0 |
0 |
| T150 |
0 |
3 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
30146 |
0 |
0 |
0 |
| T350 |
56220 |
0 |
0 |
0 |
| T373 |
0 |
1 |
0 |
0 |
| T374 |
0 |
2 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
271594 |
0 |
0 |
0 |
| T427 |
45109 |
0 |
0 |
0 |
| T428 |
401306 |
0 |
0 |
0 |
| T429 |
33297 |
0 |
0 |
0 |
| T430 |
16666 |
0 |
0 |
0 |
| T431 |
62645 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1830233 |
223 |
0 |
0 |
| T8 |
4353 |
2 |
0 |
0 |
| T138 |
1073 |
0 |
0 |
0 |
| T150 |
0 |
3 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
439 |
0 |
0 |
0 |
| T350 |
644 |
0 |
0 |
0 |
| T373 |
0 |
1 |
0 |
0 |
| T374 |
0 |
2 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
2515 |
0 |
0 |
0 |
| T427 |
988 |
0 |
0 |
0 |
| T428 |
6396 |
0 |
0 |
0 |
| T429 |
477 |
0 |
0 |
0 |
| T430 |
401 |
0 |
0 |
0 |
| T431 |
945 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1830233 |
257 |
0 |
0 |
| T8 |
4353 |
2 |
0 |
0 |
| T138 |
1073 |
0 |
0 |
0 |
| T150 |
0 |
13 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
439 |
0 |
0 |
0 |
| T350 |
644 |
0 |
0 |
0 |
| T373 |
0 |
4 |
0 |
0 |
| T374 |
0 |
5 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
2515 |
0 |
0 |
0 |
| T427 |
988 |
0 |
0 |
0 |
| T428 |
6396 |
0 |
0 |
0 |
| T429 |
477 |
0 |
0 |
0 |
| T430 |
401 |
0 |
0 |
0 |
| T431 |
945 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150499661 |
258 |
0 |
0 |
| T8 |
486249 |
2 |
0 |
0 |
| T138 |
92586 |
0 |
0 |
0 |
| T150 |
0 |
13 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
30146 |
0 |
0 |
0 |
| T350 |
56220 |
0 |
0 |
0 |
| T373 |
0 |
4 |
0 |
0 |
| T374 |
0 |
5 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
271594 |
0 |
0 |
0 |
| T427 |
45109 |
0 |
0 |
0 |
| T428 |
401306 |
0 |
0 |
0 |
| T429 |
33297 |
0 |
0 |
0 |
| T430 |
16666 |
0 |
0 |
0 |
| T431 |
62645 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T150,T151 |
| 1 | 0 | Covered | T8,T150,T151 |
| 1 | 1 | Covered | T8,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150499661 |
258 |
0 |
0 |
| T8 |
486249 |
2 |
0 |
0 |
| T138 |
92586 |
0 |
0 |
0 |
| T150 |
0 |
13 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
30146 |
0 |
0 |
0 |
| T350 |
56220 |
0 |
0 |
0 |
| T373 |
0 |
4 |
0 |
0 |
| T374 |
0 |
5 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
271594 |
0 |
0 |
0 |
| T427 |
45109 |
0 |
0 |
0 |
| T428 |
401306 |
0 |
0 |
0 |
| T429 |
33297 |
0 |
0 |
0 |
| T430 |
16666 |
0 |
0 |
0 |
| T431 |
62645 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1830233 |
258 |
0 |
0 |
| T8 |
4353 |
2 |
0 |
0 |
| T138 |
1073 |
0 |
0 |
0 |
| T150 |
0 |
13 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T167 |
439 |
0 |
0 |
0 |
| T350 |
644 |
0 |
0 |
0 |
| T373 |
0 |
4 |
0 |
0 |
| T374 |
0 |
5 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T376 |
0 |
2 |
0 |
0 |
| T377 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T426 |
2515 |
0 |
0 |
0 |
| T427 |
988 |
0 |
0 |
0 |
| T428 |
6396 |
0 |
0 |
0 |
| T429 |
477 |
0 |
0 |
0 |
| T430 |
401 |
0 |
0 |
0 |
| T431 |
945 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1830233 |
311 |
0 |
0 |
| T1 |
1312 |
2 |
0 |
0 |
| T2 |
5222 |
2 |
0 |
0 |
| T3 |
0 |
5 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T15 |
0 |
6 |
0 |
0 |
| T71 |
11758 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
4 |
0 |
0 |
| T103 |
1490 |
0 |
0 |
0 |
| T104 |
536 |
0 |
0 |
0 |
| T105 |
436 |
0 |
0 |
0 |
| T106 |
515 |
0 |
0 |
0 |
| T107 |
343 |
0 |
0 |
0 |
| T108 |
535 |
0 |
0 |
0 |
| T109 |
1493 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150499661 |
314 |
0 |
0 |
| T1 |
51071 |
2 |
0 |
0 |
| T2 |
169807 |
2 |
0 |
0 |
| T3 |
0 |
6 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T71 |
131457 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
4 |
0 |
0 |
| T103 |
140097 |
0 |
0 |
0 |
| T104 |
29032 |
0 |
0 |
0 |
| T105 |
27658 |
0 |
0 |
0 |
| T106 |
35059 |
0 |
0 |
0 |
| T107 |
21559 |
0 |
0 |
0 |
| T108 |
35627 |
0 |
0 |
0 |
| T109 |
150616 |
0 |
0 |
0 |